Optimization of EeLADA for Circuit Logic Defect Localization Using Defect Simulation

被引:0
|
作者
Yeoh, B. L. [1 ]
Goh, S. H. [1 ]
You, G. F. [1 ]
Tan, Alan [1 ]
Hao, Hu [1 ]
Chan, Y. H. [1 ]
Zhao, Lin [1 ]
Gupta, Varun [1 ]
Ma, H. H. W. T. [1 ]
Neo, S. P. [1 ]
Ang, G. B. [1 ]
Ngow, Y. T. [1 ]
Lam, Jeffrey [1 ]
Tay, C. C. [2 ]
机构
[1] GLOBALFOUNDRIES, Technol Dev Prod Test & Failure Anal, Singapore, Singapore
[2] Mentor Graph Corp, Wilsonville, OR USA
关键词
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
EeLADA has been introduced previously as a prospective alternative approach to DFT scan diagnosis for scan logic defect localization. It has the capability to reveal induced signals from laser stimulation that are relevant to the failure signature by comparing failing pins and cycles of the bad device. Multiple schemes involving different combinations for comparison are possible. Defect simulations based on cell fault injections on a multi-level logic of a real digital device circuit characterizes the different comparison schemes. The findings are used to devise an optimized methodology to determine suspected fail locations to guide physical failure analysis to reveal the defect. A successful case study substantiates the method.
引用
收藏
页码:540 / 546
页数:7
相关论文
共 50 条
  • [21] Aircraft skin defect localization using imaging polarimetry
    Luo, David A.
    Barraza, Enrique Tomas
    Kudenov, Michael W.
    OPTICAL ENGINEERING, 2018, 57 (08)
  • [22] A Simple Adapter for Soft Defect Localization Using OBIRCH
    Kolasa, Ted
    ISTFA 2007, 2007, : 191 - 192
  • [23] Digital Block Defect Localization using in-depth Circuit Analysis for Electrical Verification and Fault Isolation Correlation
    Apolinaria, Ronald
    Rimbon, David Joseph
    De La Cruz, Em Julius
    2018 25TH IEEE INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA), 2018,
  • [24] A Defect-Tolerant Multiplexer Using Differential Logic for FPGAs
    Ben Dhia, Arwa
    Slimani, Mariem
    Naviner, Lirida
    2014 PROCEEDINGS OF THE 21ST INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS & SYSTEMS (MIXDES), 2014, : 375 - 380
  • [25] Genetic Algorithms Applied to PCA-Residues Optimization for Defect Localization
    Najeh, Tawfik
    Telmoudi, Achraf Jabeur
    Nabli, Lotfi
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2015, 40 (08) : 2123 - 2132
  • [26] Improved Defect Classification of Printed Circuit Board Using SVM
    Iwahori, Y. (iwahori@cs.chubu.ac.jp), 1600, Springer Science and Business Media Deutschland GmbH (16):
  • [27] Improved Defect Classification of Printed Circuit Board Using SVM
    Iwahori, Yuji
    Kumar, Deepak
    Nakagawa, Takuya
    Bhuyan, M. K.
    INTELLIGENT DECISION TECHNOLOGIES (IDT'2012), VOL 2, 2012, 16 : 355 - 363
  • [28] Defect Detection of Electronic Circuit Using Digital Holographic Interferometry
    Chanchal
    Panigrahi, P. K.
    FIFTH INTERNATIONAL CONFERENCE ON OPTICAL AND PHOTONICS ENGINEERING, 2017, 10449
  • [29] Circuit board defect detection using image processing and microcontroller
    Nikam, Priyanka A.
    Sawant, S. D.
    2017 INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL SYSTEMS (ICICCS), 2017, : 1096 - 1098
  • [30] Fabric Defect Detection and Localization
    Oliveira, Filipe
    Carneiro, Davide
    Ferreira, Hugo
    Guimaraes, Miguel
    ADVANCES IN ARTIFICIAL INTELLIGENCE IN MANUFACTURING, ESAIM 2023, 2024, : 177 - 184