共 50 条
- [22] Charge recycling differential logic for low-power application 1996 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 1996, 39 : 302 - 303
- [23] A low power charge-recycling CMOS clock buffer NINTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1999, : 238 - 239
- [24] Low-Power Multiplier Design Using a Bypassing Technique JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2009, 57 (03): : 331 - 338
- [25] Design of Low Power Montgomery Multiplier Using Clock Technique ADVANCES IN BIOINFORMATICS, MULTIMEDIA, AND ELECTRONICS CIRCUITS AND SIGNALS, 2020, 1064 : 1 - 13
- [26] Low-Power Multiplier Design Using a Bypassing Technique Journal of Signal Processing Systems, 2009, 57 : 331 - 338
- [27] Design of Low-Power Multiplier Using UCSLA Technique ARTIFICIAL INTELLIGENCE AND EVOLUTIONARY ALGORITHMS IN ENGINEERING SYSTEMS, VOL 2, 2015, 325 : 119 - 126
- [28] Design of low leakage power SRAM using Multithreshold technique PROCEEDINGS OF THE 10TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO'16), 2016,
- [29] Design of Low Power Schmitt Trigger Using Mtcmos Technique JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2020, 15 (1-2): : 107 - 115
- [30] Power Analysis of Asynchronous Design Using Charge Recycling and Push-Pull Level Converter 53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 1270 - 1273