Using the Charge Recycling Technique for Low Power PLA Design

被引:0
|
作者
Xiao, Chiuan-Tai [1 ]
Wei, Kai-Cheng [2 ]
机构
[1] Natl Changhua Univ Educ, Grad Inst Integrated Circuit Design, 1 Jin De Rd, Changhua, Taiwan
[2] Natl Changhua Univ Educ, Dept Comp Sci & Informat Engn, Changhua 500, Taiwan
关键词
SINGLE-CLOCK CMOS; HIGH-SPEED;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a new low-power charge-recycling dynamic programmable logic array (PLA). The charge recycling PLA reduces the power consumption in product lines by recycling the previously used charge. The proposed dynamic PLA, product lines swing voltage is lowered by the charge recycling circuit between on adjacent product lines. Power consumption in product lines can be reduced theoretically to half by the proposed charge-recycling techniques. The simulation results show that the proposed scheme reduces delay by 38.7%, power by 17.4% and total power delay product (PDP) by 49.4% compared to the conventional PLA in a 0.35 mu m CMOS process technology.
引用
收藏
页码:347 / 350
页数:4
相关论文
共 50 条
  • [21] A low-power charge-recycling ROM architecture
    Yang, BD
    Kim, LS
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (04) : 590 - 600
  • [22] Charge recycling differential logic for low-power application
    Kong, BS
    Choi, JS
    Lee, SJ
    Lee, K
    1996 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 1996, 39 : 302 - 303
  • [23] A low power charge-recycling CMOS clock buffer
    Wang, XH
    Porod, W
    NINTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1999, : 238 - 239
  • [24] Low-Power Multiplier Design Using a Bypassing Technique
    Wang, Chua-Chin
    Sung, Gang-Neng
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2009, 57 (03): : 331 - 338
  • [25] Design of Low Power Montgomery Multiplier Using Clock Technique
    Khanam, Ruqaiya
    Khan, Ramsha
    Parashar, Pragati
    ADVANCES IN BIOINFORMATICS, MULTIMEDIA, AND ELECTRONICS CIRCUITS AND SIGNALS, 2020, 1064 : 1 - 13
  • [26] Low-Power Multiplier Design Using a Bypassing Technique
    Chua-Chin Wang
    Gang-Neng Sung
    Journal of Signal Processing Systems, 2009, 57 : 331 - 338
  • [27] Design of Low-Power Multiplier Using UCSLA Technique
    Ravi, S.
    Patel, Anand
    Shabaz, Md
    Chaniyara, Piyush M.
    Kittur, Harish M.
    ARTIFICIAL INTELLIGENCE AND EVOLUTIONARY ALGORITHMS IN ENGINEERING SYSTEMS, VOL 2, 2015, 325 : 119 - 126
  • [28] Design of low leakage power SRAM using Multithreshold technique
    Subramanyam, J. B. V.
    Basha, Syed S.
    PROCEEDINGS OF THE 10TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO'16), 2016,
  • [29] Design of Low Power Schmitt Trigger Using Mtcmos Technique
    Kulshrestha, Deeksha
    Meenalakshmi
    Akashe, Shyam
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2020, 15 (1-2): : 107 - 115
  • [30] Power Analysis of Asynchronous Design Using Charge Recycling and Push-Pull Level Converter
    Song, Taejoong
    Kim, Stephen
    Lim, Kyutae
    Laskar, Joy
    53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 1270 - 1273