Digit-serial reconfigurable FPGA logic block architecture

被引:2
|
作者
Lee, H [1 ]
Sobelman, GE [1 ]
机构
[1] Univ Minnesota, Dept Elect & Comp Engn, Minneapolis, MN 55455 USA
关键词
D O I
10.1109/SIPS.1998.715809
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a novel field-programmable gate array logic block architecture which incorporates support for digit-serial DSP architectures on a digit wide basis, without diminishing the support for random and control logic applications. To efficiently realize a digit-serial DSP design on FPGAs, one must create an FPGA architecture optimized for those types of systems. Key to the suitability of the FPGA for these applications is the fact that each of its basic blocks is capable of processing a digit-size of up to 4-bits. A novel digit-serial FPGA logic block architecture has been proposed to satisfy the requirement of rapid prototyping and efficient implementation of digit-serial DSP applications. Digit-serial DSP designs using the digit-serial FPGA are compared to those implemented on a Xilinx FPGA chip. The results show that the normalized area of digit-serial circuits on the DS-FPGA is only 33 similar to 54% of the number required on the Xilinx FPGA.
引用
收藏
页码:469 / 478
页数:10
相关论文
共 50 条
  • [41] New digit-serial implementations of stack filters
    Tampere Univ of Technology, Tampere, Finland
    Signal Process, 2 (181-197):
  • [42] VLSI IMPLEMENTATION OF DIGIT-SERIAL ARITHMETIC MODULES
    BISDOUNIS, L
    METAFAS, DE
    MARAS, AM
    MAVRIDIS, C
    MICROPROCESSING AND MICROPROGRAMMING, 1993, 39 (2-5): : 251 - 254
  • [43] New digit-serial implementations of stack filters
    Astola, J
    Akopian, D
    Vainio, O
    Agaian, S
    SIGNAL PROCESSING, 1997, 61 (02) : 181 - 197
  • [44] OPTICAL-SYSTEMS FOR DIGIT-SERIAL COMPUTATION
    PERLEE, CJ
    CASASENT, DP
    APPLIED OPTICS, 1989, 28 (03): : 611 - 626
  • [45] FPGA-based digit-serial CSD FIR filter for image signal format conversion
    Lee, HH
    Sobelman, GE
    MICROELECTRONICS JOURNAL, 2002, 33 (5-6): : 501 - 508
  • [46] Digit-serial AB2 systolic architecture in GF(2m)
    Kim, NY
    Yoo, KY
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2005, 152 (06): : 608 - 614
  • [47] Digit-serial design of a wave digital filter
    Hu, M
    Vainio, O
    Renfors, M
    IMTC/99: PROCEEDINGS OF THE 16TH IEEE INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE, VOLS. 1-3, 1999, : 542 - 545
  • [48] DESIGNING SYSTOLIC ARRAYS USING DIGIT-SERIAL ARITHMETIC
    CORBETT, P
    HARTLEY, R
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1992, 39 (01): : 62 - 65
  • [49] High-performance digit-serial complex multiplier
    Chang, YN
    Parhi, KK
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2000, 47 (06): : 570 - 572
  • [50] Efficient Digit-Serial Multiplier Employing Karatsuba Algorithm
    Yuan, Shyan-Ming
    Lee, Chiou-Yng
    Fan, Chia-Chen
    GENETIC AND EVOLUTIONARY COMPUTING, VOL II, 2016, 388 : 221 - 231