Digit-serial reconfigurable FPGA logic block architecture

被引:2
|
作者
Lee, H [1 ]
Sobelman, GE [1 ]
机构
[1] Univ Minnesota, Dept Elect & Comp Engn, Minneapolis, MN 55455 USA
关键词
D O I
10.1109/SIPS.1998.715809
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a novel field-programmable gate array logic block architecture which incorporates support for digit-serial DSP architectures on a digit wide basis, without diminishing the support for random and control logic applications. To efficiently realize a digit-serial DSP design on FPGAs, one must create an FPGA architecture optimized for those types of systems. Key to the suitability of the FPGA for these applications is the fact that each of its basic blocks is capable of processing a digit-size of up to 4-bits. A novel digit-serial FPGA logic block architecture has been proposed to satisfy the requirement of rapid prototyping and efficient implementation of digit-serial DSP applications. Digit-serial DSP designs using the digit-serial FPGA are compared to those implemented on a Xilinx FPGA chip. The results show that the normalized area of digit-serial circuits on the DS-FPGA is only 33 similar to 54% of the number required on the Xilinx FPGA.
引用
收藏
页码:469 / 478
页数:10
相关论文
共 50 条
  • [21] Systolic digit-serial multiplier
    Ashur, AS
    Ibrahim, MK
    Aggoun, A
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1996, 143 (01): : 14 - 20
  • [22] Fast FPGA-based pipelined digit-serial/parallel multipliers
    Valls, Javier
    Sansaloni, Trini
    Peiro, Marcos M.
    Boemo, Eduardo
    Proceedings - IEEE International Symposium on Circuits and Systems, 1999, 1
  • [23] Design of fast digit-serial adders using SFQ logic circuits
    Park, Heejoung
    Yamanashi, Yuki
    Yoshikawa, Nobuyuki
    Tanaka, Masamitsu
    Fujimaki, Akira
    IEICE ELECTRONICS EXPRESS, 2009, 6 (19): : 1408 - 1413
  • [24] DIGIT-SERIAL PROCESSING TECHNIQUES
    HARTLEY, R
    CORBETT, P
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1990, 37 (06): : 707 - 719
  • [25] RADIX DIGIT-SERIAL PIPELINED DIVIDER SQUARE-ROOT ARCHITECTURE
    BASHAGHA, AE
    IBRAHIM, MK
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1994, 141 (06): : 375 - 380
  • [26] Efficient finite field digit-serial multiplier architecture for cryptography applications
    Bertoni, G
    Breveglieri, L
    Fragneto, P
    DESIGN, AUTOMATION AND TEST IN EUROPE, CONFERENCE AND EXHIBITION 2001, PROCEEDINGS, 2001, : 812 - 812
  • [27] A DIGIT-SERIAL ARCHITECTURE FOR INVERSION AND MULTIPLICATION IN GF(2M)
    Fan, Junfeng
    Verbauwhede, Ingrid
    2008 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: SIPS 2008, PROCEEDINGS, 2008, : 7 - 12
  • [28] FPGA-based digit-serial complex number multiplier-accumulator
    Sansaloni, T
    Valls, J
    Parhi, KK
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL IV: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 585 - 588
  • [29] NOVEL CELL ARCHITECTURE FOR HIGH-PERFORMANCE DIGIT-SERIAL COMPUTATION
    AGGOUN, A
    ASHUR, A
    IBRAHIM, MK
    ELECTRONICS LETTERS, 1993, 29 (11) : 938 - 940
  • [30] Scalable digit-serial processor array architecture for finite field division
    Ibrahim, Atef
    MICROELECTRONICS JOURNAL, 2019, 85 : 83 - 91