Digit-serial reconfigurable FPGA logic block architecture

被引:2
|
作者
Lee, H [1 ]
Sobelman, GE [1 ]
机构
[1] Univ Minnesota, Dept Elect & Comp Engn, Minneapolis, MN 55455 USA
关键词
D O I
10.1109/SIPS.1998.715809
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a novel field-programmable gate array logic block architecture which incorporates support for digit-serial DSP architectures on a digit wide basis, without diminishing the support for random and control logic applications. To efficiently realize a digit-serial DSP design on FPGAs, one must create an FPGA architecture optimized for those types of systems. Key to the suitability of the FPGA for these applications is the fact that each of its basic blocks is capable of processing a digit-size of up to 4-bits. A novel digit-serial FPGA logic block architecture has been proposed to satisfy the requirement of rapid prototyping and efficient implementation of digit-serial DSP applications. Digit-serial DSP designs using the digit-serial FPGA are compared to those implemented on a Xilinx FPGA chip. The results show that the normalized area of digit-serial circuits on the DS-FPGA is only 33 similar to 54% of the number required on the Xilinx FPGA.
引用
收藏
页码:469 / 478
页数:10
相关论文
共 50 条
  • [31] A DIGIT-SERIAL COMPILER OPERATOR LIBRARY
    HARTLEY, R
    CORBETT, P
    1989 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 1989, : 641 - 646
  • [32] Scalable low-complexity digit-serial VLSI architecture for RSA cryptosystem
    Natl Central Univ, Chung-Li, Taiwan
    IEEE Workshop Signal Process Syst SiPS Des Implement, (586-595):
  • [33] Performance evaluation and optimal design for FPGA-based digit-serial DSP functions
    Lee, HH
    Sobelman, GE
    COMPUTERS & ELECTRICAL ENGINEERING, 2003, 29 (02) : 357 - 377
  • [34] Efficient FPGA-implementation of two's complement digit-serial/parallel multipliers
    Valls, J
    Boemo, E
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2003, 50 (06): : 317 - 322
  • [35] Low-power digit-serial multipliers
    Chang, YN
    Satyanarayana, JH
    Parhi, KK
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 2164 - 2167
  • [36] Performance tradeoffs in digit-serial DSP systems
    Suzuki, H
    Chang, YN
    Parhi, KK
    CONFERENCE RECORD OF THE THIRTY-SECOND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 1998, : 1225 - 1229
  • [37] Digit-serial design of a wave digital filter
    Hu, Ming
    Vainio, Olli
    Renfors, Markku
    Conference Record - IEEE Instrumentation and Measurement Technology Conference, 1999, 1 : 542 - 545
  • [38] Configurable digit-serial convolver of type F
    Milentijevic, IZ
    Stojcev, MK
    Maksimovic, DM
    MICROELECTRONICS JOURNAL, 1996, 27 (06) : 559 - 566
  • [39] Deeply Pipelined Digit-Serial LDPC Decoding
    Marshall, Philip A.
    Gaudet, Vincent C.
    Elliott, Duncan G.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (12) : 2934 - 2944
  • [40] A Digit-Serial Reconfigurable VLSI Based on Quaternary Inter-Cell Data Transfer Scheme
    Bai, Xu
    Okada, Nobuaki
    Kameyama, Michitaka
    JOURNAL OF MULTIPLE-VALUED LOGIC AND SOFT COMPUTING, 2013, 20 (1-2) : 1 - 18