Digit-serial reconfigurable FPGA logic block architecture

被引:2
|
作者
Lee, H [1 ]
Sobelman, GE [1 ]
机构
[1] Univ Minnesota, Dept Elect & Comp Engn, Minneapolis, MN 55455 USA
关键词
D O I
10.1109/SIPS.1998.715809
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a novel field-programmable gate array logic block architecture which incorporates support for digit-serial DSP architectures on a digit wide basis, without diminishing the support for random and control logic applications. To efficiently realize a digit-serial DSP design on FPGAs, one must create an FPGA architecture optimized for those types of systems. Key to the suitability of the FPGA for these applications is the fact that each of its basic blocks is capable of processing a digit-size of up to 4-bits. A novel digit-serial FPGA logic block architecture has been proposed to satisfy the requirement of rapid prototyping and efficient implementation of digit-serial DSP applications. Digit-serial DSP designs using the digit-serial FPGA are compared to those implemented on a Xilinx FPGA chip. The results show that the normalized area of digit-serial circuits on the DS-FPGA is only 33 similar to 54% of the number required on the Xilinx FPGA.
引用
收藏
页码:469 / 478
页数:10
相关论文
共 50 条
  • [1] Vlsi design of digit-serial FPGA architecture
    Lee, HH
    Sobelman, GE
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2004, 13 (01) : 17 - 52
  • [2] DIGIT-SERIAL SQUARING ARCHITECTURE
    BASHAGHA, AE
    IBRAHIM, MK
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 1994, 4 (01) : 99 - 108
  • [3] Digit-Serial Pipeline Sorter Architecture
    Yun-Nan Chang
    Journal of Signal Processing Systems, 2010, 61 : 241 - 249
  • [4] Digit-Serial Pipeline Sorter Architecture
    Chang, Yun-Nan
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2010, 61 (02): : 241 - 249
  • [5] A NEW DIGIT-SERIAL DIVIDER ARCHITECTURE
    BASHAGHA, AE
    IBRAHIM, MK
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1993, 75 (01) : 133 - 140
  • [6] DESIGN AND FPGA IMPLEMENTATION OF DIGIT-SERIAL FIR FILTERS
    Dawoud, D. S.
    Masupa, S.
    SAIEE AFRICA RESEARCH JOURNAL, 2006, 97 (03): : 216 - 222
  • [7] The implementation of digit-serial FIR filters based on FPGA
    Li, L
    Lou, SQ
    Liu, XL
    Liu, J
    IEEE 2005 International Symposium on Microwave, Antenna, Propagation and EMC Technologies for Wireless Communications Proceedings, Vols 1 and 2, 2005, : 419 - 422
  • [8] Design and FPGA implementation of digit-serial FIR filters
    Universidad Politecnica de Valencia, Valencia, Spain
    Proc IEEE Int Conf Electron Circuits Syst, (191-194):
  • [9] Efficient digit-serial modular multiplication algorithm on FPGA
    Pan, Jeng-Shyang
    Song, Pengfei
    Yang, Chun-Sheng
    IET CIRCUITS DEVICES & SYSTEMS, 2018, 12 (05) : 662 - 668
  • [10] Design and FPGA implementation of digit-serial fir filters
    Dawoud, DS
    Masupe, S
    2004 IEEE AFRICON: 7TH AFRICON CONFERENCE IN AFRICA, VOLS 1 AND 2: TECHNOLOGY INNOVATION, 2004, : 203 - 209