Embedded Silicon Fan-Out (eSiFO): A Promising Wafer Level Packaging Technology for Multi-Chip and 3D System Integration

被引:14
|
作者
Ma, Shuying [1 ]
Wang, Jiao [1 ]
Zhen, Fengxia [1 ]
Xiao, Zhiyi [1 ]
Wang, Teng [1 ]
Yu, Daquan [1 ]
机构
[1] Huantian Technol Kunshan Elect Co Ltd, 112 LongTeng RD,Econ & Tech Developmet Zone, Kunshan 215300, Jiangsu, Peoples R China
关键词
Fan-out; eSiFO; 3D integration; Multi-chip module;
D O I
10.1109/ECTC.2018.00227
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The demand for miniaturized package size, higher performance and integration density, lower power consumption, and lower manufacturing cost drives the development of various new packaging technologies, such as WLP, 2.5D interposer, 3D WLCSP etc. Recently, Fan-Out Wafer Level Package (FOWLP) has aroused more and more interest since it emerged as a successful technology in providing the solution to meet advanced system packaging and integration requirements. FOWLP has also become a key-enabling technology for multi-chip and 3D system integration. Embedded silicon fan-out (eSiFO (R)) technology developed by Huatian group was a low cost FOWLP technology, which eliminates molding, temporary bonding and de-bonding in the process flow. The eSiFO (R) technology for single chip with a high yield of 99.5% was reported. In this paper, the development of eSiFO (R) technology for multi-chip and 3D system integration was reported. One package in the size of 5.2x4.0 mm(2) and containing 5 chips has been successfully produced. Small warpage of similar to 1mm for eSiFO (R) 300mm wafer was achieved even with 2 layer thick RDLs. Another 3D-Integration package based on the eSiFO (R) technology has also been successfully demonstrated, where two dies were stacked on the top of the eSiFO (R) wafer by die placement and mass reflow processes. For the 3D eSiFO (R) SiP package, the size and thickness was 4.1x4.1mm, and 0.375 mm respectively. One RDL was formed on both front and backside of the eSiFO (R). The interconnection between the embedded chip and the stacked chips was made through micro bumps and through-silicon vias (TSVs) located in the fan-out area of the carrier wafer. The manufactured packages have shown good electrical yield and passed standard reliability tests.
引用
收藏
页码:1493 / 1498
页数:6
相关论文
共 50 条
  • [41] Research on Key Process Technology of RDL-first Fan-out Wafer Level Packaging
    Zhu, Jiachang
    Ming, Xuefei
    Yao, Xin
    2018 19TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2018, : 309 - 313
  • [42] Substrate Silicon Wafer Integrated Fan-out Technology (S-SWIFT®) Packaging with Fine Pitch Embedded Trace RDL
    Jin, SangHyun
    Do, WonChul
    Jeong, JinSuk
    Cha, HyunGoo
    Jeong, YunKyung
    Khim, JinYoung
    IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022), 2022, : 1355 - 1361
  • [43] High Performance RF Inductors Integrated in Advanced Fan-Out Wafer Level Packaging Technology
    Durand, Cedric
    Gianesello, Frederic
    Pilard, Romain
    Gloria, Daniel
    Imbs, Yvon
    Coffy, Romain
    Marechal, Laurent
    Jin, Yonggang
    Dodo, Yves
    2012 IEEE 12TH TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS (SIRF), 2012, : 215 - 218
  • [44] High-speed Precision Handling Technology of Micro-chip for Fan-out Wafer Level Packaging (FOWLP) Application
    Chen, Qianwen
    Hung, Li-Wen
    Colgan, Evan
    Wen, Bo
    Dang, Bing
    Budd, Russell
    Nah, Jae-Woong
    Knickerbocker, John
    2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 1981 - 1986
  • [45] Comparison of Package-on-Package Technologies Utilizing Flip Chip and Fan-Out Wafer Level Packaging
    Lujan, Amy P.
    2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 2089 - 2094
  • [46] Chip/Package Co-Analysis and Inductance Extraction for Fan-Out Wafer-Level-Packaging
    Peng, Yarui
    Petranovic, Dusan
    Lim, Sung Kyu
    2017 IEEE 26TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS), 2017,
  • [47] Reliability of Chip-Last Fan-Out Panel-Level Packaging for Heterogeneous Integration
    Lau, John H.
    Ko, Cheng-Ta
    Peng, Chia-Yu
    Yang, Kai-Ming
    Xia, Tim
    Lin, Puru Bruce
    Chen, Jean-Jou
    Huang, Po-Chun
    Tseng, Tzvy-Jang
    Lin, Eagle
    Chang, Leo
    Lin, Curry
    Fan, Yan-Jun
    Liu, Hsing-Ning
    Lu, Winnie
    IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021), 2021, : 359 - 364
  • [48] Reliability Evaluation of Fan-Out Type 3D Packaging-On-Packaging
    Wang, Pao-Hsiung
    Huang, Yu-Wei
    Chiang, Kuo-Ning
    MICROMACHINES, 2021, 12 (03) : 1 - 14
  • [49] Investigation of Warpage for Multi-Die Fan-Out Wafer-Level Packaging Process
    Chen, Chuan
    Su, Meiying
    Ma, Rui
    Zhou, Yunyan
    Li, Jun
    Cao, Liqiang
    MATERIALS, 2022, 15 (05)
  • [50] HIGH-BANDWIDTH IC INTERCONNECTS WITH SILICON INTERPOSERS AND BRIDGES FOR 3D MULTI-CHIP INTEGRATION AND PACKAGING
    Wu, Boping
    2017 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC 2017), 2017,