Embedded Silicon Fan-Out (eSiFO): A Promising Wafer Level Packaging Technology for Multi-Chip and 3D System Integration

被引:14
|
作者
Ma, Shuying [1 ]
Wang, Jiao [1 ]
Zhen, Fengxia [1 ]
Xiao, Zhiyi [1 ]
Wang, Teng [1 ]
Yu, Daquan [1 ]
机构
[1] Huantian Technol Kunshan Elect Co Ltd, 112 LongTeng RD,Econ & Tech Developmet Zone, Kunshan 215300, Jiangsu, Peoples R China
来源
2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018) | 2018年
关键词
Fan-out; eSiFO; 3D integration; Multi-chip module;
D O I
10.1109/ECTC.2018.00227
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The demand for miniaturized package size, higher performance and integration density, lower power consumption, and lower manufacturing cost drives the development of various new packaging technologies, such as WLP, 2.5D interposer, 3D WLCSP etc. Recently, Fan-Out Wafer Level Package (FOWLP) has aroused more and more interest since it emerged as a successful technology in providing the solution to meet advanced system packaging and integration requirements. FOWLP has also become a key-enabling technology for multi-chip and 3D system integration. Embedded silicon fan-out (eSiFO (R)) technology developed by Huatian group was a low cost FOWLP technology, which eliminates molding, temporary bonding and de-bonding in the process flow. The eSiFO (R) technology for single chip with a high yield of 99.5% was reported. In this paper, the development of eSiFO (R) technology for multi-chip and 3D system integration was reported. One package in the size of 5.2x4.0 mm(2) and containing 5 chips has been successfully produced. Small warpage of similar to 1mm for eSiFO (R) 300mm wafer was achieved even with 2 layer thick RDLs. Another 3D-Integration package based on the eSiFO (R) technology has also been successfully demonstrated, where two dies were stacked on the top of the eSiFO (R) wafer by die placement and mass reflow processes. For the 3D eSiFO (R) SiP package, the size and thickness was 4.1x4.1mm, and 0.375 mm respectively. One RDL was formed on both front and backside of the eSiFO (R). The interconnection between the embedded chip and the stacked chips was made through micro bumps and through-silicon vias (TSVs) located in the fan-out area of the carrier wafer. The manufactured packages have shown good electrical yield and passed standard reliability tests.
引用
收藏
页码:1493 / 1498
页数:6
相关论文
共 50 条
  • [21] Integration of MEMS/ Sensors in Fan-Out Wafer-Level Packaging Technology based System-in-Package (WLSiP)
    Cardoso, Andre
    Kroehnert, Steffen
    Pinto, Raquel
    Fernandes, Elisabete
    Barros, Isabel
    PROCEEDINGS OF THE 2016 IEEE 18TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2016, : 801 - 807
  • [22] A New Integration Technology Platform: Integrated Fan-Out Wafer-Level-Packaging for Mobile Applications
    Yu, Douglas
    2015 SYMPOSIUM ON VLSI TECHNOLOGY (VLSI TECHNOLOGY), 2015,
  • [23] High Density Multi-Chip Embedded Panel-Level Packaging Integration Technology
    Chen, Xianming
    Huang, Benxia
    Hong, Yejie
    Feng, Lei
    Feng, Jindong
    Zhu, Guilin
    Huang, Gao
    Dong, Yanlin
    Chen, Wu
    2023 24TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2023,
  • [24] Substrate less sensor packaging using wafer level fan-out technology
    Bruendel, M.
    Scholz, U.
    Haag, F.
    Graf, E.
    Braun, T.
    Becker, K. -F.
    PROCEEDINGS OF THE 2012 IEEE 14TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, 2012, : 441 - 444
  • [25] Multi-port Metasurface Antenna on Fan-out Wafer Level Packaging
    Zhong, Lin
    Chen, Zihao
    PROCEEDINGS OF THE 2021 CROSS STRAIT RADIO SCIENCE AND WIRELESS TECHNOLOGY CONFERENCE (CSRSWTC), 2021, : 310 - 312
  • [26] Development of a Multi-Project Fan-Out Wafer Level Packaging Platform
    Braun, T.
    Raatz, S.
    Maass, U.
    van Dijk, M.
    Walter, H.
    Hoelck, O.
    Becker, K. -F.
    Toepper, M.
    Aschenbrenner, R.
    Woehrmann, M.
    Voges, S.
    Huhn, M.
    Lang, K. -D.
    Wietstruck, M.
    Scholz, R. F.
    Mai, A.
    Kaynak, M.
    2017 IEEE 67TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2017), 2017, : 1 - 7
  • [27] Multi-port Metasurface Antenna on Fan-out Wafer Level Packaging
    Zhong, Lin
    Chen, Zihao
    Proceedings of the 2021 Cross Strait Radio Science and Wireless Technology Conference, CSRSWTC 2021, 2021, : 310 - 312
  • [28] Ultra Thin Fan-Out 3D WLCSP Heterogeneous Integration Packaging
    Li, Jay
    Zhang, Zen-Wei
    Lin, Vito
    Lin, Sam
    Shih, Teny
    Kao, Nicholas
    Wang, Yu-Po
    PROCEEDINGS OF THE IEEE 74TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC 2024, 2024, : 2107 - 2111
  • [29] 3D integration technology with photosensitive mold for fan-out package
    Mori, Kentaro
    Yamashita, Soichi
    Sekiguchi, Masahiro
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2021, 60 (SB)
  • [30] Will low-cost 3D Additive Manufactured Packaging replace the Fan-Out Wafer Level Packages?
    Tiedje, Tobias
    Luengen, Sebastian
    Schubert, Martin
    Luniak, Marco
    Nieweglowski, Krzysztof
    Bock, Karlheinz
    2017 IEEE 67TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2017), 2017, : 1065 - 1070