Embedded Silicon Fan-Out (eSiFO): A Promising Wafer Level Packaging Technology for Multi-Chip and 3D System Integration

被引:14
|
作者
Ma, Shuying [1 ]
Wang, Jiao [1 ]
Zhen, Fengxia [1 ]
Xiao, Zhiyi [1 ]
Wang, Teng [1 ]
Yu, Daquan [1 ]
机构
[1] Huantian Technol Kunshan Elect Co Ltd, 112 LongTeng RD,Econ & Tech Developmet Zone, Kunshan 215300, Jiangsu, Peoples R China
关键词
Fan-out; eSiFO; 3D integration; Multi-chip module;
D O I
10.1109/ECTC.2018.00227
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The demand for miniaturized package size, higher performance and integration density, lower power consumption, and lower manufacturing cost drives the development of various new packaging technologies, such as WLP, 2.5D interposer, 3D WLCSP etc. Recently, Fan-Out Wafer Level Package (FOWLP) has aroused more and more interest since it emerged as a successful technology in providing the solution to meet advanced system packaging and integration requirements. FOWLP has also become a key-enabling technology for multi-chip and 3D system integration. Embedded silicon fan-out (eSiFO (R)) technology developed by Huatian group was a low cost FOWLP technology, which eliminates molding, temporary bonding and de-bonding in the process flow. The eSiFO (R) technology for single chip with a high yield of 99.5% was reported. In this paper, the development of eSiFO (R) technology for multi-chip and 3D system integration was reported. One package in the size of 5.2x4.0 mm(2) and containing 5 chips has been successfully produced. Small warpage of similar to 1mm for eSiFO (R) 300mm wafer was achieved even with 2 layer thick RDLs. Another 3D-Integration package based on the eSiFO (R) technology has also been successfully demonstrated, where two dies were stacked on the top of the eSiFO (R) wafer by die placement and mass reflow processes. For the 3D eSiFO (R) SiP package, the size and thickness was 4.1x4.1mm, and 0.375 mm respectively. One RDL was formed on both front and backside of the eSiFO (R). The interconnection between the embedded chip and the stacked chips was made through micro bumps and through-silicon vias (TSVs) located in the fan-out area of the carrier wafer. The manufactured packages have shown good electrical yield and passed standard reliability tests.
引用
收藏
页码:1493 / 1498
页数:6
相关论文
共 50 条
  • [11] Fan-Out Wafer and Panel Level Packaging as Packaging Platform for Heterogeneous Integration
    Braun, Tanja
    Becker, Karl-Friedrich
    Hoelck, Ole
    Voges, Steve
    Kahle, Ruben
    Dreissigacker, Marc
    Schneider-Ramelow, Martin
    MICROMACHINES, 2019, 10 (05)
  • [12] PATENT ISSUES OF EMBEDDED FAN-OUT WAFER/PANEL LEVEL PACKAGING
    Lau, John H.
    2016 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2016,
  • [13] Development of Advanced Fan-out Wafer Level Package (embedded Wafer Level BGA) Packaging
    Jin, Yonggang
    Teysseyre, Jerome
    Baraton, Xavier
    Yoon, S. W.
    Lin, Yaojian
    Marimuthu, Pandi C.
    2012 13TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2012), 2012, : 151 - 156
  • [14] Design and Architecture Definition for Advanced 3D Fan-Out Wafer-Level Packaging
    Bhangaonkar, Karan
    Sankarasubramanian, Santosh
    Journal of Microelectronics and Electronic Packaging, 2024, 21 (03): : 59 - 66
  • [15] Effect of Chip Layout in Wafer on Molding and Fan-Out Wafer Level Packaging (FO-WLP) Technology
    Li, Yang
    Ming, Xuefei
    Ji, Yong
    Wu, Xin
    Gao, Nayan
    Wang, Bo
    2018 19TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2018, : 757 - 760
  • [16] Stress optimization study about heterogeneous multi-chip structure in Fan-out Wafer Level Package
    Jung, Cheong-Ha
    Seo, Won
    Kim, Gu-sung
    ICEPT2019: THE 2019 20TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, 2019,
  • [17] Thermal Analysis of a 3D Flip-chip Fan-out Wafer Level Package (fcFOWLP) for High Bandwidth 3D Integration
    Oprins, H.
    Beyne, E.
    PROCEEDINGS OF THE 2019 EIGHTEENTH IEEE INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONIC SYSTEMS (ITHERM 2019), 2019, : 1234 - 1242
  • [18] 3D Module in Fan-out Packaging
    Zhan, Lihua
    Li, Hao
    Zhu, Fuguo
    Zhou, Zhipeng
    2018 19TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2018, : 832 - 833
  • [19] Direct-Write 3D Printing of Interconnects for Fan-Out Wafer-Level Packaging
    Dawes, Jacob
    Johnston, Matthew L.
    2022 IEEE INTERNATIONAL CONFERENCE ON FLEXIBLE AND PRINTABLE SENSORS AND SYSTEMS (IEEE FLEPS 2022), 2022,
  • [20] High-Performance Integrated Fan-Out Wafer Level Packaging (InFO-WLP): Technology and System Integration
    Liu, Christianto C.
    Chen, Shuo-Mao
    Kuo, Feng-Wei
    Chen, Huan-Neng
    Yeh, En-Hsiang
    Hsieh, Cheng-Chieh
    Huang, Li-Hsien
    Chiu, Ming-Yen
    Yeh, John
    Lin, Tsung-Shu
    Yeh, Tzu-Jin
    Hou, Shang-Yun
    Hung, Jui-Pin
    Lin, Jing-Cheng
    Jou, Chewn-Pu
    Wang, Chuei-Tang
    Jeng, Shin-Puu
    Yu, Douglas C. H.
    2012 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2012,