Improving Reliability in Application-Specific 3D Network-on-Chip

被引:0
|
作者
Hosseinzadeh, Farnoosh [1 ]
Bagherzadeh, Nader [2 ]
Khademzadeh, Ahmad [3 ]
Janidarmian, Majid [1 ]
Koupaei, Fathollah Karimi [4 ]
机构
[1] Islamic Azad Univ, Sci & Res Branch, Dept Comp Engn, Tehran, Iran
[2] UCI, Irvine, CA USA
[3] Iran Telecommun Res Ctr, Tehran, Iran
[4] Islamic Azad Univ, Dept Comp Engn, Arak Branch, Arak, Iran
关键词
3DNetwork on Chip; fault-tolerance; By-pass; spare router; application-specific;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Three-dimensional integrated circuits (3D ICs) offer an attractive solution for overcoming the barriers to interconnect scaling, thereby offering an opportunity to continue performance improvements using CMOS technology, with smaller form factor, higher integration density, and the support for the realization of mixed-technology chips. As feature sizes shrink, faults occur in on-chip network become a critical problem. At the same time, many applications require guarantees on both message arrival probability and response time. We address the problem of router failures by means of designing fault-tolerant architecture. The proposed architecture not only is able to recover from routers failure, but also improves the average response time of the system. In this design, in order to avoid adding a port in a router, a new component is also developed to reduce hardware overhead.
引用
收藏
页码:204 / 209
页数:6
相关论文
共 50 条
  • [41] Reconfigurable Network-on-Chip for 3D Neural Network Accelerators
    Firuzan, Arash
    Modarressi, Mehdi
    Daneshtalab, Masoud
    Reshadi, Midia
    2018 TWELFTH IEEE/ACM INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP (NOCS), 2018,
  • [42] Volumetric Degenerative Routing for 3D Network-on-Chip
    Bala, Druhin
    You, Chao
    2012 IEEE INTERNATIONAL CONFERENCE ON WIRELESS INFORMATION TECHNOLOGY AND SYSTEMS (ICWITS), 2012,
  • [43] Methods for TSVs Placement in 3D Network-on-Chip
    Kurbanov, Lev
    Matveeva, Nadezhda
    Suvorova, Elena
    PROCEEDINGS OF THE 19TH CONFERENCE OF OPEN INNOVATIONS ASSOCIATION (FRUCT), 2016, : 113 - 120
  • [44] Efficient routing in network-on-chip for 3D topologies
    Silva Junior, Luneque
    Nedjah, Nadia
    Mourelle, Luiza De Macedo
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2015, 102 (10) : 1695 - 1712
  • [45] Application-specific Network-on-Chip architecture customization via long-range link insertion
    Ogras, UY
    Marculescu, R
    ICCAD-2005: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2005, : 246 - 253
  • [46] Exploring 3D Network-on-Chip Architectures and Challenges
    Tyagi, Sapna
    Maheshwari, Piyush
    Agarwal, Amit
    Avasthi, Vinay
    2017 INTERNATIONAL CONFERENCE ON COMPUTER AND APPLICATIONS (ICCA), 2017, : 97 - 101
  • [47] Tailoring circuit-switched network-on-chip to application-specific system-on-chip by two optimization schemes
    Chang, Kuel-Chung
    Shen, Jih-Sheng
    Chen, Tien-Fu
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2008, 13 (01)
  • [48] Flexible Router Placement with Link Length and Port Constraints for Application-Specific Network-on-Chip Synthesis
    Soumya, J.
    Venkatesh, Putta
    Chattopadhyay, Santanu
    2011 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2011, : 341 - 342
  • [49] A heuristic clustering approach to use case-aware application-specific network-on-chip synthesis
    Fatemeh Vardi
    Ahmad Khadem-Zadeh
    Midia Reshadi
    The Journal of Supercomputing, 2017, 73 : 2098 - 2129
  • [50] A heuristic clustering approach to use case-aware application-specific network-on-chip synthesis
    Vardi, Fatemeh
    Khadem-Zadeh, Ahmad
    Reshadi, Midia
    JOURNAL OF SUPERCOMPUTING, 2017, 73 (05): : 2098 - 2129