Improving Reliability in Application-Specific 3D Network-on-Chip

被引:0
|
作者
Hosseinzadeh, Farnoosh [1 ]
Bagherzadeh, Nader [2 ]
Khademzadeh, Ahmad [3 ]
Janidarmian, Majid [1 ]
Koupaei, Fathollah Karimi [4 ]
机构
[1] Islamic Azad Univ, Sci & Res Branch, Dept Comp Engn, Tehran, Iran
[2] UCI, Irvine, CA USA
[3] Iran Telecommun Res Ctr, Tehran, Iran
[4] Islamic Azad Univ, Dept Comp Engn, Arak Branch, Arak, Iran
关键词
3DNetwork on Chip; fault-tolerance; By-pass; spare router; application-specific;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Three-dimensional integrated circuits (3D ICs) offer an attractive solution for overcoming the barriers to interconnect scaling, thereby offering an opportunity to continue performance improvements using CMOS technology, with smaller form factor, higher integration density, and the support for the realization of mixed-technology chips. As feature sizes shrink, faults occur in on-chip network become a critical problem. At the same time, many applications require guarantees on both message arrival probability and response time. We address the problem of router failures by means of designing fault-tolerant architecture. The proposed architecture not only is able to recover from routers failure, but also improves the average response time of the system. In this design, in order to avoid adding a port in a router, a new component is also developed to reduce hardware overhead.
引用
收藏
页码:204 / 209
页数:6
相关论文
共 50 条
  • [31] Contention-free and Application-specific Network-on-Chip Generation for Embedded Systems
    Tomaszewski, Robert
    Deniziak, Stanislaw
    10TH IFAC WORKSHOP ON PROGRAMMABLE DEVICES AND EMBEDDED SYSTEMS (PDES 2010), 2010, : 34 - 39
  • [32] Design of Application-Specific 3D Networks-on-Chip Architectures
    Yan, Shan
    Lin, Bill
    2008 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2008, : 142 - 149
  • [33] Systematic Exploration of Energy-Efficient Application-Specific Network-on-Chip Architectures
    Filippopoulos, Iasonas
    Anagnostopoulos, Iraklis
    Bartzas, Alexandros
    Soudris, Dimitrios
    Economakos, George
    IEEE ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2010), 2010, : 133 - 138
  • [34] A Software Framework for Rapid Application-Specific Hybrid Photonic Network-on-Chip Synthesis
    Bahirat, Shirish
    Pasricha, Sudeep
    ELECTRONICS, 2016, 5 (02)
  • [35] BiGNoC: Accelerating Big Data Computing with Application-Specific Photonic Network-on-Chip Architectures
    Chittamuru, Sai Vineel Reddy
    Dang, Dharanidhar
    Pasricha, Sudeep
    Mahapatra, Rabi
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2018, 29 (11) : 2402 - 2415
  • [36] Scalable connection-based flow control scheme for application-specific network-on-chip
    Lin S.-J.
    Shi J.-H.
    Chen H.-H.
    Journal of China Universities of Posts and Telecommunications, 2011, 18 (06): : 98 - 105
  • [37] FILA: Fault-model for Interconnection Links in Application-Specific Network-on-Chip Design
    Bhanu, P. Veda
    Vudadha, Chetan
    Soumya, J.
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [38] Power-efficient Partitioning and Cluster Generation Design for Application-Specific Network-on-Chip
    Ma, Jiayi
    Hao, Cong
    Zhang, Wencan
    Yoshimura, Takeshi
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 83 - 84
  • [39] Application-specific Network-on-Chip architecture synthesis based on set partitions and Steiner trees
    Yan, Shan
    Lin, Bill
    2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 196 - 201