Jitter in deep sub-micron interconnect

被引:0
|
作者
Jang, JW [1 ]
Xu, S [1 ]
Burleson, W [1 ]
机构
[1] Univ Massachusetts, Dept Elect & Comp Engn, Amherst, MA 01003 USA
关键词
NOISE;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Timing jitter in long on-chip interconnects has become an increasingly important issue in signal integrity and timing violations. In this paper, we focus on cycle-to-cycle jitter induced by repeater power supply noise in both point-to-point and branched RC and RLC interconnects in 70nm CMOS. We develop an analytical expression for jitter based on propagation delay variation that accurately predicts HSPICE simulation results. We show the difference in impact between RC and RLC wire models on jitter (up to 64%). We also show a method for jitter-optimal repeater insertion which differs from conventional delay optimal insertion methods, resulting in larger repeaters. Finally, we introduce methods which can decrease timing violations in branched global interconnects by adjusting repeater size and tuning the phase of the power supply noise.
引用
收藏
页码:84 / 89
页数:6
相关论文
共 50 条
  • [1] Optimising bandwidth over deep sub-micron interconnect
    Pamunuwa, D
    Zheng, LR
    Tenhunen, H
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV, PROCEEDINGS, 2002, : 193 - 196
  • [2] A scaling scheme and optimization methodology for deep sub-micron interconnect
    Oh, SY
    Rahmat, K
    Nakagawa, OS
    Moll, J
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1996, : 320 - 325
  • [3] Designing in deep sub-micron
    Katsioulas, Tom
    Electronic Engineering (London), 1994, 66 (814):
  • [4] Performance Analysis of Parallel Adders in Sub-Micron and Deep Sub-Micron Technologies
    Krishna, R. S. S. M. R.
    Mal, Ashis Kumar
    2016 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, COMPUTING AND COMMUNICATIONS (MICROCOM), 2016,
  • [5] Optimal design of ultra deep sub-micron global interconnect under crosstalk constraint
    National Micro-Analysis Center of Microelectronics Materials and Components/Devices, Fudan University, Shanghai 200433, China
    Tien Tzu Hsueh Pao, 2006, 2 (214-219):
  • [6] Deep sub-micron chip development
    Ikeda, Hirokazu
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2006, 569 (01): : 98 - 101
  • [7] Bridging the gap between TCAD and ECAD methodologies in deep sub-micron interconnect extraction and analysis
    Nagaraj, NS
    Balsara, P
    Cantrell, C
    TWELFTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1999, : 6 - 11
  • [8] Dielectric CMP planarization considerations for deep sub-micron multi-level interconnect processes
    Weling, M
    Bothra, S
    Qian, LQ
    Sethi, S
    Pramanik, D
    CHEMICAL MECHANICAL PLANARIZATION I: PROCEEDINGS OF THE FIRST INTERNATIONAL SYMPOSIUM ON CHEMICAL MECHANICAL PLANARIZATION, 1997, 96 (22): : 197 - 205
  • [9] ISSUES ENCOUNTERED WITH MULTILEVEL INTERCONNECT PROCESSING IN THE SUB-MICRON REGIME
    MATTOX, RJ
    WILSON, SR
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1988, 135 (03) : C134 - C134
  • [10] MOS and interconnect model extraction experiments in sub-micron technology
    Sicard, E
    Delmas, S
    Dupire, M
    ICEMI '97 - CONFERENCE PROCEEDINGS: THIRD INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, 1997, : 1 - 4