Jitter in deep sub-micron interconnect

被引:0
|
作者
Jang, JW [1 ]
Xu, S [1 ]
Burleson, W [1 ]
机构
[1] Univ Massachusetts, Dept Elect & Comp Engn, Amherst, MA 01003 USA
关键词
NOISE;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Timing jitter in long on-chip interconnects has become an increasingly important issue in signal integrity and timing violations. In this paper, we focus on cycle-to-cycle jitter induced by repeater power supply noise in both point-to-point and branched RC and RLC interconnects in 70nm CMOS. We develop an analytical expression for jitter based on propagation delay variation that accurately predicts HSPICE simulation results. We show the difference in impact between RC and RLC wire models on jitter (up to 64%). We also show a method for jitter-optimal repeater insertion which differs from conventional delay optimal insertion methods, resulting in larger repeaters. Finally, we introduce methods which can decrease timing violations in branched global interconnects by adjusting repeater size and tuning the phase of the power supply noise.
引用
收藏
页码:84 / 89
页数:6
相关论文
共 50 条
  • [11] Test challenges for deep sub-micron technologies
    Cheng, KT
    Dey, S
    Rodgers, M
    Roy, K
    37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000, 2000, : 142 - 149
  • [12] Deep sub-micron signal integrity challenge
    Kirkpatrick, Desmond A.
    Proceedings of the International Symposium on Physical Design, 1999, : 4 - 7
  • [13] SUB-MICRON RESOLUTION DEEP UV PHOTOLITHOGRAPHY
    VOSHCHENKOV, AM
    HERRMANN, H
    ELECTRONICS LETTERS, 1981, 17 (02) : 61 - 62
  • [14] Deep sub-micron bus invert coding
    Lindkvist, T
    Löfvenberg, J
    Gustafsson, O
    NORSIG 2004: PROCEEDINGS OF THE 6TH NORDIC SIGNAL PROCESSING SYMPOSIUM, 2004, 46 : 133 - 136
  • [15] Synchronizer Performance in Deep Sub-Micron Technology
    Yang, Suwen
    Jones, Ian W.
    Greenstreet, Mark R.
    17TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS (ASYNC 2011), 2011, : 33 - 42
  • [16] Deep sub-micron gate diamond MISFETs
    Matsudaira, H
    Takuya, A
    Umezawa, H
    Miyamoto, S
    Ishizaka, H
    Tachiki, M
    Kawarada, H
    DIAMOND AND RELATED MATERIALS, 2003, 12 (10-11) : 1814 - 1818
  • [17] Systematic defects in deep sub-micron technologies
    Kruseman, B
    Majhi, A
    Hora, C
    Eichenberger, S
    Meirlevede, J
    INTERNATIONAL TEST CONFERENCE 2004, PROCEEDINGS, 2004, : 290 - 299
  • [18] FANTCAD: ATPG for the deep sub-micron era
    Fujitsu Ltd, Kawasaki, Japan
    Fujitsu Sci Tech J, 2 (167-172):
  • [19] FANTCAD: ATPG for the deep sub-micron era
    Yamamoto, T
    Karasawa, N
    Hamada, S
    Aikyo, T
    FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 1995, 31 (02): : 167 - 172
  • [20] Crosstalk estimation in deep sub-micron VLSI
    Sun, LL
    Peng, R
    2004 4th INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY PROCEEDINGS, 2004, : 891 - 894