Jitter in deep sub-micron interconnect

被引:0
|
作者
Jang, JW [1 ]
Xu, S [1 ]
Burleson, W [1 ]
机构
[1] Univ Massachusetts, Dept Elect & Comp Engn, Amherst, MA 01003 USA
关键词
NOISE;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Timing jitter in long on-chip interconnects has become an increasingly important issue in signal integrity and timing violations. In this paper, we focus on cycle-to-cycle jitter induced by repeater power supply noise in both point-to-point and branched RC and RLC interconnects in 70nm CMOS. We develop an analytical expression for jitter based on propagation delay variation that accurately predicts HSPICE simulation results. We show the difference in impact between RC and RLC wire models on jitter (up to 64%). We also show a method for jitter-optimal repeater insertion which differs from conventional delay optimal insertion methods, resulting in larger repeaters. Finally, we introduce methods which can decrease timing violations in branched global interconnects by adjusting repeater size and tuning the phase of the power supply noise.
引用
收藏
页码:84 / 89
页数:6
相关论文
共 50 条
  • [21] Design of deep sub-micron CMOS circuits
    Joshi, R
    Roy, K
    16TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2003, : 15 - 16
  • [22] Reliability scaling in deep sub-micron MOSFETs
    Horiuchi, T
    Ito, H
    Kimizuka, N
    MICROELECTRONIC DEVICE AND MULTILEVEL INTERCONNECTION TECHNOLOGY II, 1996, 2875 : 108 - 117
  • [23] SUB SUB-MICRON TURNING
    GETTELMAN, K
    MODERN MACHINE SHOP, 1984, 56 (11) : 50 - 55
  • [24] Analysis of ground bounce in deep sub-micron circuits
    Chang, YS
    Gupta, SK
    Breuer, MA
    15TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1997, : 110 - 116
  • [25] Soft errors in very deep sub-micron memories
    Jones, ME
    ELECTRONIC ENGINEERING, 2001, 73 (892): : 51 - 53
  • [26] Reducing the cost of scan in deep sub-micron designs
    Rahimi, K
    Soma, M
    14TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2001, : 401 - 405
  • [27] SUB SUB-MICRON TURNING
    GETTELMAN, K
    INDUSTRIAL DIAMOND REVIEW, 1985, 45 (02): : 66 - 66
  • [28] Synthesis tool for deep sub-micron chip designs
    Electronic Product Design, 1997, 18 (10):
  • [29] Detection of resistive shorts in deep sub-micron technologies
    Kruseman, B
    van den Oetelaar, S
    INTERNATIONAL TEST CONFERENCE 2003, PROCEEDINGS, 2003, : 866 - 875
  • [30] PHYSICAL MODELS FOR DEEP SUB-MICRON DEVICE SIMULATION
    SONODA, K
    INOUE, Y
    TANIGUCHI, K
    HAMAGUCHI, C
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS & EXPRESS LETTERS, 1989, 28 (12): : L2313 - L2315