Thermal-aware methodology for repeater insertion in low-power VLSI circuits

被引:5
|
作者
Ku, Ja Chun [1 ]
Ismail, Yehea [1 ]
机构
[1] Northwestern Univ, Dept Elect Engn & Comp Sci, Evanston, IL 60201 USA
关键词
low-power; repeater insertion; temperature;
D O I
10.1109/TVLSI.2007.900749
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, the impact of thermal effects on low-power repeater insertion methodology is studied. An analytical methodology for thermal-aware repeater insertion that includes the electrothermal coupling between power, delay, and temperature is presented, and simulation results with global interconnect repeaters are discussed for 90- and 65-nm technology. Simulation results show that the proposed thermal-aware methodology can save 17.5% more power consumed by the repeaters compared to a thermal-unaware methodology for a given allowed delay penalty. In addition, the proposed methodology also results in a lower chip temperature, and thus, extra leakage power savings from other logic blocks.
引用
收藏
页码:963 / 970
页数:8
相关论文
共 50 条
  • [41] Perspectives of low-power VLSI's
    Sakurai, T
    IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (04): : 429 - 436
  • [42] Perspectives of low-power VLSI's
    Sakurai, Takayasu
    IEICE Transactions on Electronics, 2004, E87-C (04) : 429 - 436
  • [43] A LOW-POWER VLSI ARRHYTHMIA CLASSIFIER
    LEONG, PHW
    JABRI, MA
    IEEE TRANSACTIONS ON NEURAL NETWORKS, 1995, 6 (06): : 1435 - 1445
  • [44] Low-power design and analysis for VLSI
    Wang, Yanbo
    Wu, Jin
    Chang, Changyuan
    Wei, Tongli
    Dianzi Qijian/Journal of Electron Devices, 2002, 25 (02):
  • [45] Exploiting the Benefits of High-level Synthesis for Thermal-aware VLSI Design
    Chen, Jianqi
    Schafer, Benjamin Carrion
    2019 IEEE 37TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD 2019), 2019, : 401 - 404
  • [46] Thermal-Aware Power Budgeting for Dark Silicon Chips
    Pagani, Santiago
    Chen, Jian-Jia
    Shafique, Muhammad
    Henkel, Joerg
    2015 SIXTH INTERNATIONAL GREEN COMPUTING CONFERENCE AND SUSTAINABLE COMPUTING CONFERENCE (IGSC), 2015,
  • [47] Variability Aware Low-Power Delay Optimal Buffer Insertion for Global Interconnects
    Narasimhan, Ashok
    Sridhar, Ramalingam
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (12) : 3055 - 3063
  • [48] Stub Series Terminal Logic-Based Low-Power Thermal-Aware Vedic Multiplier Design on 40-nm FPGA
    Aggarwal, Arushi
    Pandey, Bishwajeet
    Dabbas, Sweety
    Agarwal, Achal
    Saurabh, Siddharth
    SYSTEM AND ARCHITECTURE, CSI 2015, 2018, 732 : 107 - 113
  • [49] Low-Power Circuits and Energy-Aware Protocols for Connecting Batteryless Sensors
    Torrisi, Alessandro
    Yildirim, Kasim Sinan
    Brunelli, Davide
    IEEE COMMUNICATIONS MAGAZINE, 2023, 61 (01) : 82 - 88
  • [50] Thermal-aware device design of low-power H2S sensors using Joule-heated Au nanosheet
    Kato, Taro
    Tanaka, Takahisa
    Uchida, Ken
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2024, 63 (06)