Thermal-aware methodology for repeater insertion in low-power VLSI circuits

被引:5
|
作者
Ku, Ja Chun [1 ]
Ismail, Yehea [1 ]
机构
[1] Northwestern Univ, Dept Elect Engn & Comp Sci, Evanston, IL 60201 USA
关键词
low-power; repeater insertion; temperature;
D O I
10.1109/TVLSI.2007.900749
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, the impact of thermal effects on low-power repeater insertion methodology is studied. An analytical methodology for thermal-aware repeater insertion that includes the electrothermal coupling between power, delay, and temperature is presented, and simulation results with global interconnect repeaters are discussed for 90- and 65-nm technology. Simulation results show that the proposed thermal-aware methodology can save 17.5% more power consumed by the repeaters compared to a thermal-unaware methodology for a given allowed delay penalty. In addition, the proposed methodology also results in a lower chip temperature, and thus, extra leakage power savings from other logic blocks.
引用
收藏
页码:963 / 970
页数:8
相关论文
共 50 条
  • [31] LVCMOS-Based Low-Power Thermal-Aware Energy-Proficient Vedic Multiplier Design on Different FPGAs
    Aggarwal, Arushi
    Pandey, Bishwajeet
    Dabbas, Sweety
    Agarwal, Achal
    Saurabh, Siddharth
    SYSTEM AND ARCHITECTURE, CSI 2015, 2018, 732 : 115 - 122
  • [32] Vt-Conscious Repeater Insertion in Power-Managed VLSI
    Zarrabi, Houman
    Al-Khalili, Asim
    Savaria, Yvon
    2014 14TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2014, : 99 - 102
  • [33] Low-power field-programmable VLSI processor using dynamic circuits
    Chong, WS
    Hariyama, M
    Kameyama, M
    VLSI 2004: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS, 2004, : 243 - 248
  • [34] Enabling Power Density and Thermal-Aware Floorplanning
    Ardestani, Ehsan K.
    Ziabari, Amirkoushyar
    Shakouri, Ali
    Renau, Jose
    2012 28TH ANNUAL IEEE SEMICONDUCTOR THERMAL MEASUREMENT AND MANAGEMENT SYMPOSIUM (SEMI-THERM), 2012, : 302 - 307
  • [35] LOW-POWER FIBER OPTIC REPEATER DESIGN
    EPPES, TA
    HOLLAND, JM
    ELECTRO-OPTICAL SYSTEMS DESIGN, 1977, 9 (05): : 41 - 43
  • [36] MONOLITHIC LOW-POWER PCM REPEATER CIRCUIT
    RIFFLE, FL
    CLARK, TE
    CHEN, S
    GILBERT, CG
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1979, 27 (02) : 360 - 366
  • [37] Comprehensive Power-Aware ATPG Methodology for Complex Low-Power Designs
    Abdel-Hafez, Khader
    Dsouza, Michael
    Manchukonda, Likith Kumar
    Tsai, Elddie
    Natarajan, Karthikeyan
    Tai, Ting-Pu
    Hsueh, Wenhao
    Lai, Smith
    2022 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2022, : 334 - 339
  • [38] MONOLITHIC LOW-POWER PCM REPEATER CIRCUIT
    RIFFLE, FL
    CLARK, TE
    CHEN, S
    GILBERT, CG
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1979, 14 (01) : 102 - 108
  • [39] Power and thermal management in VLSI circuits
    Mohab, Anis
    2007 International Conference on Thermal Issues in EmergingTechnologies - Theory and Applications, 2007, : 1 - 2
  • [40] DESIGN AND TESTING OF FAST, LOW-POWER, LOW-NOISE AMPLIFIER COMPARATOR VLSI CIRCUITS
    DABROWSKI, W
    SADROZINSKI, HFW
    DEWITT, J
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 1992, 314 (01): : 199 - 203