A global interconnect design window for a three-dimensional system-on-a-chip

被引:15
|
作者
Joyner, JW [1 ]
Zarkesh-Ha, P [1 ]
Meindl, JD [1 ]
机构
[1] Georgia Inst Technol, Atlanta, GA 30332 USA
关键词
D O I
10.1109/IITC.2001.930044
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A global interconnect design window for a three-dimensional system-on-a-chip (3D-SoC) is established by evaluating the constraints of 1) wiring area, 2) clock wiring bandwidth, and 3) cross-talk noise. This window elucidates the optimum 3D-SoC. global interconnect parameters for minimum pitch, minimum aspect ratio, or maximum clock frequency. In comparison to a two-dimensional system-on-a-chip (2D-SoC), the design window is greatly expanded for a 3D-SoC, thus reducing the sensitivity to interconnect parameter variations. In addition, the maximum global clock frequency is revealed to increase as S-1.5, where S is the number of strata. For example, a 3D-SoC with two strata has a maximum global clock frequency 2.8 times that of a 2D-SoC. This increase in on-chip bandwidth, however, comes at the expense of I/O density, highlighting the necessity for new high-density-I/O packaging techniques.
引用
收藏
页码:154 / 156
页数:3
相关论文
共 50 条
  • [1] Global interconnect design in a three-dimensional system-on-a-chip
    Joyner, JW
    Zarkesh-Ha, P
    Meindl, JD
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (04) : 367 - 372
  • [2] Three-dimensional global interconnect based on a design window
    钱利波
    朱樟明
    杨银堂
    Chinese Physics B, 2011, (10) : 463 - 468
  • [3] Three-dimensional global interconnect based on a design window
    Qian Li-Bo
    Zhu Zhang-Ming
    Yang Yin-Tang
    CHINESE PHYSICS B, 2011, 20 (10)
  • [4] System-on-a-chip global interconnect optimization
    Naeemi, A
    Venkatesan, R
    Meindl, JD
    15TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2002, : 399 - 403
  • [5] Technology for three dimensional integrated system-on-a-chip
    Kurino, H
    Koyanagi, M
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 599 - 602
  • [6] A stochastic global net-length distribution for a three-dimensional system-on-a-chip (3D-SoC)
    Joyner, JW
    Zarkesh-Ha, P
    Meindl, JD
    14TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2001, : 147 - 151
  • [7] Addressing the system-on-a-chip interconnect woes through communication-based design
    Sgroi, M
    Sheets, M
    Mihal, A
    Keutzer, K
    Malik, S
    Rabaey, J
    Sangiovanni-Vincentelli, A
    38TH DESIGN AUTOMATION CONFERENCE PROCEEDINGS 2001, 2001, : 667 - 672
  • [8] A Hybrid Vertical Interconnect for Three-Dimensional Network-on-Chip
    Sun, Huafeng
    Gu, Huaxi
    Yang, Yintang
    Ding, Hui
    Wang, Kang
    2013 3RD INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND NETWORK TECHNOLOGY (ICCSNT), 2013, : 821 - 824
  • [9] Partnership for system-on-a-chip design
    不详
    COMPUTER DESIGN, 1997, 36 (08): : 66 - 66
  • [10] Development of system-on-a-chip design methodology and products using flexible interconnect architecture approach
    Yaakob, WFH
    Beg, ARMN
    Rahman, AAA
    Ahmad, MR
    ICM 2000: PROCEEDINGS OF THE 12TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2000, : 69 - 74