A global interconnect design window for a three-dimensional system-on-a-chip

被引:15
|
作者
Joyner, JW [1 ]
Zarkesh-Ha, P [1 ]
Meindl, JD [1 ]
机构
[1] Georgia Inst Technol, Atlanta, GA 30332 USA
关键词
D O I
10.1109/IITC.2001.930044
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A global interconnect design window for a three-dimensional system-on-a-chip (3D-SoC) is established by evaluating the constraints of 1) wiring area, 2) clock wiring bandwidth, and 3) cross-talk noise. This window elucidates the optimum 3D-SoC. global interconnect parameters for minimum pitch, minimum aspect ratio, or maximum clock frequency. In comparison to a two-dimensional system-on-a-chip (2D-SoC), the design window is greatly expanded for a 3D-SoC, thus reducing the sensitivity to interconnect parameter variations. In addition, the maximum global clock frequency is revealed to increase as S-1.5, where S is the number of strata. For example, a 3D-SoC with two strata has a maximum global clock frequency 2.8 times that of a 2D-SoC. This increase in on-chip bandwidth, however, comes at the expense of I/O density, highlighting the necessity for new high-density-I/O packaging techniques.
引用
收藏
页码:154 / 156
页数:3
相关论文
共 50 条
  • [32] HOW WILL EVERYMAN DESIGN SYSTEM-ON-A-CHIP ASICS
    TUCK, B
    COMPUTER DESIGN, 1995, 34 (07): : 66 - 66
  • [33] Integrated Balun Design For SiGe System-On-A-Chip
    Salnikov, A. S.
    Kokolov, A. A.
    Schevennan, F. I.
    Musenov, R. Yu.
    Dobush, I. M.
    Babak, L. I.
    2016 DYNAMICS OF SYSTEMS, MECHANISMS AND MACHINES (DYNAMICS), 2016,
  • [34] An IP Wrapper Design for System-on-a-Chip Test
    Wang, Danghui
    Gao, Deyuan
    ISTM/2009: 8TH INTERNATIONAL SYMPOSIUM ON TEST AND MEASUREMENT, VOLS 1-6, 2009, : 135 - 138
  • [35] Design of a VLSI processor chip for three-dimensional instrumentation
    Lee, SW
    Hariyama, M
    Kameyama, M
    SICE '97 - PROCEEDINGS OF THE 36TH SICE ANNUAL CONFERENCE, INTERNATIONAL SESSION PAPERS, 1997, : 951 - 954
  • [36] IP reuse creation for system-on-a-chip design
    Bricaud, PJ
    PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 395 - 401
  • [37] Short courses in System-on-a-Chip (SoC) design
    Kourtev, IS
    Hoare, RR
    Levitan, SP
    Cain, T
    Childers, BR
    Chiarulli, DM
    Landis, D
    2003 IEEE INTERNATIONAL CONFERENCE ON MICROELECTRONIC SYSTEMS EDUCATION, PROCEEDINGS, 2003, : 126 - 127
  • [38] Early analysis tools for system-on-a-chip design
    Darringer, JA
    Bergamaschi, RA
    Bhattacharya, S
    Brand, D
    Herkersdorf, A
    Morrell, JK
    Nair, II
    Sagmeister, P
    Shin, Y
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2002, 46 (06) : 691 - 707
  • [39] Design for consecutive transparency of cores in system-on-a-chip
    Yoneda, T
    Fujiwara, H
    21ST IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2003, : 287 - 292
  • [40] Interconnect-Based Design Methodologies for Three-Dimensional Integrated Circuits
    Pavlidis, Vasilis F.
    Friedman, Eby G.
    PROCEEDINGS OF THE IEEE, 2009, 97 (01) : 123 - 140