A global interconnect design window for a three-dimensional system-on-a-chip

被引:15
|
作者
Joyner, JW [1 ]
Zarkesh-Ha, P [1 ]
Meindl, JD [1 ]
机构
[1] Georgia Inst Technol, Atlanta, GA 30332 USA
关键词
D O I
10.1109/IITC.2001.930044
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A global interconnect design window for a three-dimensional system-on-a-chip (3D-SoC) is established by evaluating the constraints of 1) wiring area, 2) clock wiring bandwidth, and 3) cross-talk noise. This window elucidates the optimum 3D-SoC. global interconnect parameters for minimum pitch, minimum aspect ratio, or maximum clock frequency. In comparison to a two-dimensional system-on-a-chip (2D-SoC), the design window is greatly expanded for a 3D-SoC, thus reducing the sensitivity to interconnect parameter variations. In addition, the maximum global clock frequency is revealed to increase as S-1.5, where S is the number of strata. For example, a 3D-SoC with two strata has a maximum global clock frequency 2.8 times that of a 2D-SoC. This increase in on-chip bandwidth, however, comes at the expense of I/O density, highlighting the necessity for new high-density-I/O packaging techniques.
引用
收藏
页码:154 / 156
页数:3
相关论文
共 50 条
  • [21] Core design and system-on-a-chip integration
    Rincon, AM
    Cherichetti, C
    Monzel, JA
    Stauffer, DR
    Trick, MT
    IEEE DESIGN & TEST OF COMPUTERS, 1997, 14 (04): : 26 - 35
  • [22] Camera system-on-a-chip design with undergraduates
    Olson, B. H.
    2007 OCEANS, VOLS 1-5, 2007, : 1787 - 1789
  • [23] Changing landscape of system-on-a-chip design
    Rincon, Ann Marie
    Lee, William R.
    Slattery, Michael
    Proceedings of the Custom Integrated Circuits Conference, 1999, : 83 - 90
  • [24] Design of a system-on-a-chip for pattern recognition
    Aberbour, M
    Mehrez, H
    Durbin, F
    Haussy, J
    Lalande, P
    Tissot, A
    PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 1108 - 1111
  • [25] Core design and system-on-a-chip integration
    Rincon, Ann Marie
    Cherichetti, Cory
    Monzel, James A.
    Stauffer, David R.
    Trick, Michael T.
    IEEE Design and Test of Computers, 1997, 14 (04): : 26 - 35
  • [26] It takes a global community to build a system-on-a-chip
    Tuck, B
    COMPUTER DESIGN, 1998, 37 (02): : 24 - 24
  • [27] Three-dimensional automatic routing for the design of moulded interconnect devices
    Zhuo, Yong
    Du, Xiaolei
    Zhu, Jianqiang
    INTERNATIONAL JOURNAL OF COMPUTER INTEGRATED MANUFACTURING, 2011, 24 (04) : 302 - 311
  • [28] Applications of three-dimensional topography simulation in the design of interconnect lines
    Sheikholeslami, A
    Parhami, F
    Heinzl, R
    Al-Ani, E
    Heitzinger, C
    Badrieh, F
    Puchner, H
    Grasser, T
    Selberherr, S
    SISPAD: 2005 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, 2005, : 187 - 190
  • [29] Physical design tools enhanced for system-on-a-chip design
    Tuck, B
    COMPUTER DESIGN, 1996, 35 (02): : 34 - &
  • [30] Early analysis tools for system-on-a-chip design
    Darringer, J.A.
    Bergamaschi, R.A.
    Bhattacharya, S.
    Brand, D.
    Herkersdorf, A.
    Morrell, J.K.
    Nair, I.I.
    Sagmeister, P.
    Shin, Y.
    1600, IBM Corporation (46):