BCH Code Based Multiple Bit Error Correction in Finite Field Multiplier Circuits

被引:0
|
作者
Poolakkaparambil, Mahesh [1 ]
Mathew, Jimson [2 ]
Jabir, Abusaleh M. [1 ]
Pradhan, Dhiraj K. [2 ]
Mohanty, Saraju P. [3 ]
机构
[1] Oxford Brookes Univ, Dept Comp Sci & Elect, Oxford OX3 0BP, England
[2] Univ Bristol, Dept Comp Sci, Bristol, Avon, England
[3] Univ North Texas, Denton, TX 76203 USA
关键词
GF(2(M));
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a design methodology for multiple bit error detection and correction in Galois field arithmetic circuits such as the bit parallel polynomial basis (PB) multipliers over GF(2(m)). These multipliers are crucial in most of the cryptographic hardware designs and hence it is essential to ensure that they are not vulnerable to security threats. Security threats arising from injected soft (transient) faults into a cryptographic circuit can expose the secret information, e. g. the secret key, to an attacker. To prevent such soft or transient fault related attacks, we consider fault tolerance as a method of mitigation. Most of the current fault tolerant schemes are only multiple bit error detectable but not multiple bit error correctable. Keeping this in view, we present a multiple bit error correction scheme based on the BCH codes, with an efficient bit-parallel Chien search module. This paper details the design procedure as well as the hardware implementation specs. Comparison with existing methods demonstrate improved area, and reduced delay performances.
引用
收藏
页码:615 / 620
页数:6
相关论文
共 50 条
  • [1] Enhanced Error Correction against Multiple-Bit-Upset Based on BCH Code for SRAM
    Ma, Weijia
    Cui, Xiaole
    Lee, Chung-Len
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [2] Blind Reconstruction of Binary Primitive BCH Code Based on Error Codeword Correction
    Mu, Haochen
    Wu, Yunzhi
    Li, Li
    2024 INTERNATIONAL CONFERENCE ON UBIQUITOUS COMMUNICATION, UCOM 2024, 2024, : 237 - 242
  • [3] BCH 2-Bit and 3-Bit Error Correction with Fast Multi-Bit Error Detection
    Schulz-Hanke, Christian
    ARCHITECTURE OF COMPUTING SYSTEMS (ARCS 2021), 2021, 12800 : 201 - 212
  • [4] Fast BCH 1-Bit Error Correction Combined with Fast Multi-Bit Error Detection
    Schulz-Hanke, Christian
    2020 26TH IEEE INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS 2020), 2020,
  • [5] An Enhanced Decoder for Multiple-Bit Error Correcting BCH Codes
    Wei, Hupo
    Cui, Xiaole
    Zhang, Qiang
    Jin, Yufeng
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [6] A novel method of decoding the BCH code based on norm syndrome to improve the error correction efficiency
    Le Van Thai
    Nguyen Thi Phuoc Van
    Pham Khac Hoan
    PROCEEDINGS OF THE 2017 2ND WORKSHOP ON RECENT TRENDS IN TELECOMMUNICATIONS RESEARCH (RTTR), 2017, : 31 - 34
  • [7] Bit error rate measurements for GHz code generator circuits
    Dean, EJ
    Dresselhaus, PD
    Przybysz, JX
    Miklich, AH
    Worsham, AH
    Polonsky, SV
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 1999, 9 (02) : 3598 - 3601
  • [8] Multiple Bit Error Detection and Correction in Memory
    Tarrillo, J. F.
    Mavrogiannakis, N.
    Lisboa, C. A.
    Argyrides, C.
    Carro, L.
    13TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, 2010, : 652 - 657
  • [9] A novel two-dimensional error correction code for multiple bit upsets mitigation in memories
    Xiao, Li-Yi
    Zhu, Ming
    Li, Jia-Qiang
    Yuhang Xuebao/Journal of Astronautics, 2014, 35 (02): : 227 - 234
  • [10] A Method to Design 5-Bit Burst Error Correction Code against the Multiple Bit Upset (MBU) in Memories
    Li, Jia-Qiang
    Xiao, Li-Yi
    He, Liu
    Wu, Hao-Tian
    2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2019,