BCH Code Based Multiple Bit Error Correction in Finite Field Multiplier Circuits

被引:0
|
作者
Poolakkaparambil, Mahesh [1 ]
Mathew, Jimson [2 ]
Jabir, Abusaleh M. [1 ]
Pradhan, Dhiraj K. [2 ]
Mohanty, Saraju P. [3 ]
机构
[1] Oxford Brookes Univ, Dept Comp Sci & Elect, Oxford OX3 0BP, England
[2] Univ Bristol, Dept Comp Sci, Bristol, Avon, England
[3] Univ North Texas, Denton, TX 76203 USA
关键词
GF(2(M));
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a design methodology for multiple bit error detection and correction in Galois field arithmetic circuits such as the bit parallel polynomial basis (PB) multipliers over GF(2(m)). These multipliers are crucial in most of the cryptographic hardware designs and hence it is essential to ensure that they are not vulnerable to security threats. Security threats arising from injected soft (transient) faults into a cryptographic circuit can expose the secret information, e. g. the secret key, to an attacker. To prevent such soft or transient fault related attacks, we consider fault tolerance as a method of mitigation. Most of the current fault tolerant schemes are only multiple bit error detectable but not multiple bit error correctable. Keeping this in view, we present a multiple bit error correction scheme based on the BCH codes, with an efficient bit-parallel Chien search module. This paper details the design procedure as well as the hardware implementation specs. Comparison with existing methods demonstrate improved area, and reduced delay performances.
引用
收藏
页码:615 / 620
页数:6
相关论文
共 50 条
  • [21] On error correction in macro-based circuits
    Pomeranz, Irith
    Reddy, Sudhakar M.
    IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1994, : 568 - 575
  • [22] On error correction in macro-based circuits
    Pomeranz, I
    Reddy, SM
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1997, 16 (10) : 1088 - 1100
  • [23] Bit-parallel finite field multiplier and squarer using polynomial basis
    Wu, HP
    IEEE TRANSACTIONS ON COMPUTERS, 2002, 51 (07) : 750 - 758
  • [24] Tolerating Noise in MLC PCM with Multi-Bit Error Correction Code
    Li, Bing
    Shan, ShuChang
    Hu, Yu
    Li, Xiaowei
    2013 IEEE 19TH PACIFIC RIM INTERNATIONAL SYMPOSIUM ON DEPENDABLE COMPUTING (PRDC 2013), 2013, : 226 - 231
  • [25] Application of Bit Error Rate Information Based on Weighted Error Estimating Code
    Liu Yu
    Li Qing
    Li Bin
    Zhang Lin
    CHINA COMMUNICATIONS, 2012, 9 (06) : 82 - 90
  • [26] Multiple design error diagnosis and correction in digital VLSI circuits
    Veneris, Andreas
    Venkataraman, Srikanth
    Hajj, Ibrahim N.
    Fuchs, W.Kent
    Proceedings of the IEEE VLSI Test Symposium, 1999, : 58 - 63
  • [27] Multiple design error diagnosis and correction in digital VLSI circuits
    Veneris, A
    Venkataraman, S
    Hajj, IN
    Fuchs, WK
    17TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1999, : 58 - 63
  • [28] Blind Recognition of BCH Code Based on Galois Field Fourier Transform
    Wu, Gang
    Zhang, Bangning
    Wen, Xiang
    Guo, Daoxing
    2015 INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS & SIGNAL PROCESSING (WCSP), 2015,
  • [29] Design of reversible finite field arithmetic circuits with error detection
    Mathew, Jimson
    Rahaman, Hafizur
    Jose, Babita R.
    Pradhan, Dhiraj K.
    21ST INTERNATIONAL CONFERENCE ON VLSI DESIGN: HELD JOINTLY WITH THE 7TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2008, : 453 - +
  • [30] LFSR based versatile divider architectures for BCH and RS error correction encoders
    Basiri, Mohamed Asan M.
    Shukla, Sandeep K.
    MICROPROCESSORS AND MICROSYSTEMS, 2019, 71