BCH Code Based Multiple Bit Error Correction in Finite Field Multiplier Circuits

被引:0
|
作者
Poolakkaparambil, Mahesh [1 ]
Mathew, Jimson [2 ]
Jabir, Abusaleh M. [1 ]
Pradhan, Dhiraj K. [2 ]
Mohanty, Saraju P. [3 ]
机构
[1] Oxford Brookes Univ, Dept Comp Sci & Elect, Oxford OX3 0BP, England
[2] Univ Bristol, Dept Comp Sci, Bristol, Avon, England
[3] Univ North Texas, Denton, TX 76203 USA
关键词
GF(2(M));
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a design methodology for multiple bit error detection and correction in Galois field arithmetic circuits such as the bit parallel polynomial basis (PB) multipliers over GF(2(m)). These multipliers are crucial in most of the cryptographic hardware designs and hence it is essential to ensure that they are not vulnerable to security threats. Security threats arising from injected soft (transient) faults into a cryptographic circuit can expose the secret information, e. g. the secret key, to an attacker. To prevent such soft or transient fault related attacks, we consider fault tolerance as a method of mitigation. Most of the current fault tolerant schemes are only multiple bit error detectable but not multiple bit error correctable. Keeping this in view, we present a multiple bit error correction scheme based on the BCH codes, with an efficient bit-parallel Chien search module. This paper details the design procedure as well as the hardware implementation specs. Comparison with existing methods demonstrate improved area, and reduced delay performances.
引用
收藏
页码:615 / 620
页数:6
相关论文
共 50 条
  • [41] Low Complexity Cross Parity Codes for Multiple and Random Bit Error Correction
    Poolakkaparambil, Mahesh
    Mathew, Jimson
    Jabir, Abusaleh M.
    Mohanty, Saraju P.
    2012 13TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2012, : 57 - 62
  • [42] Bit-Error-Rate (BER) Performance in Dispersion Code Multiple Access (DCMA)
    Gupta, Shulabh
    Zou, Lianfeng
    Salem, Mohamed A.
    Caloz, Christophe
    2015 IEEE INTERNATIONAL SYMPOSIUM ON ANTENNAS AND PROPAGATION & USNC/URSI NATIONAL RADIO SCIENCE MEETING, 2015, : 1015 - 1016
  • [43] Efficient Implementation of Single Error Correction and Double Error Detection Code with Check Bit Pre-computation for Memories
    Cha, Sanguhn
    Yoon, Hongil
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2012, 12 (04) : 418 - 425
  • [44] Robust Image Watermarking Based On Block Based Error Correction Code
    Umaamaheshvari, A.
    Thanushkodi, K.
    2013 INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET), 2013, : 34 - 40
  • [45] A Physical Unclonable Function With Bit Error Rate < 2.3 $\times$ 10-8 Based on Contact Formation Probability Without Error Correction Code
    Jeon, Duhyun
    Baek, Jong Hak
    Kim, Yong-Duck
    Lee, Jaeseong
    Kim, Dong Kyue
    Choi, Byong-Deok
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (03) : 805 - 816
  • [46] Single-Error-Correction Code for Simultaneous Testing of Data Bit and Check Bit Arrays for Word-Oriented Memories
    Cha, Sanguhn
    Yoon, Hongil
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2013, 13 (01) : 266 - 271
  • [47] An aesthetic QR code solution based on error correction mechanism
    Li, Li
    Qiu, Jinxia
    Lu, Jianfeng
    Chang, Chin-Chen
    JOURNAL OF SYSTEMS AND SOFTWARE, 2016, 116 : 85 - 94
  • [48] Quantum Network Routing based on Surface Code Error Correction
    Hu, Tianjie
    Wu, Jindi
    Li, Qun
    2024 IEEE 44TH INTERNATIONAL CONFERENCE ON DISTRIBUTED COMPUTING SYSTEMS, ICDCS 2024, 2024, : 1236 - 1247
  • [49] A Triple Burst Error Correction Based on Region Selection Code
    Silva, Felipe
    Pinheiro, Alan
    Silveira, Jarbas A. N.
    Marcon, Cesar
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (08) : 1214 - 1222
  • [50] A Quantum Error-Correction Circuit Based on Cyclic Code
    Lü Hongjun
    ZHANG Zhike
    XIE Guangjun
    WuhanUniversityJournalofNaturalSciences, 2013, 18 (05) : 413 - 417