Design of High Stability and Low Power 7T SRAM Cell in 32-NM CNTFET Technology

被引:10
|
作者
Elangovan, M. [1 ]
Muthukrishnan, M. [1 ]
机构
[1] Govt Coll Engn, Dept Elect & Commun Engn, Trichy, Tamil Nadu, India
关键词
SRAM; CNTFET; SNM; low power and process variation; PERFORMANCE;
D O I
10.1142/S0218126622502334
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A novel 7T carbon nanotube field effect transistor (CNTFET)-based static random-access memory (SRAM) cell is proposed in this paper. Power and noise margin performances of the proposed SRAM cell is observed for write, hold and read operations. The power consumption and noise margin of the proposed SRAM cell is compared with the conventional 6T and 8T CNTFET-based SRAM cells. From the simulation, it is noted that the proposed 7T SRAM cell consumes lesser power and offers high static noise margin (SNM) compared to that of conventional 6T and 8T SRAM cells. The introduction of diode-based transistor structure improves the power and noise performance of the proposed SRAM cell. The effect of variation of parameters such as gate oxide thickness, dielectric constant, pitch, temperature, number of carbon nanotubes (CNT) and supply voltage on power and noise performance of proposed 7T SRAM cell is studied. Simulations were carried out with HSPICE simulation tool using Stanford University 32-nm CNTFET model.
引用
收藏
页数:23
相关论文
共 50 条
  • [41] VDDDA based low power filter using 32 nm CNTFET technology
    Yasin Özçelep
    İslombek Mamatov
    Fırat Kaçar
    Analog Integrated Circuits and Signal Processing, 2022, 112 : 391 - 399
  • [42] A Modified GDI-Based Low-Power and High Read Stability 8-T SRAM Memory with CNTFET Technology
    Amdapurkar, Apoorva
    Wani, Dinesh
    Shinde, Pooja
    Monica, P. Reena
    NANOELECTRONIC MATERIALS AND DEVICES, VOL III, 2018, 466 : 165 - 174
  • [43] A CNTFET based stable, single-ended 7T SRAM cell with improved write operation
    Sachdeva, Ashish
    Sharma, Kulbhushan
    Bhargava, Anuja
    Abbasian, Erfan
    PHYSICA SCRIPTA, 2024, 99 (03)
  • [44] Low power, high-performance reversible logic enabled CNTFET SRAM cell with improved stability
    Kumar, Hemant
    Srivastava, Subodh
    Singh, Balwinder
    MATERIALS TODAY-PROCEEDINGS, 2021, 42 : 1617 - 1623
  • [45] New Improved Low Power and High SNM Single Metal SRAM in 32 nm Technology
    Saurabh
    Shekhar, S.
    Purwar, A.
    Biswas, S.
    2014 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI), 2014,
  • [46] Characterization of a Novel Low Leakage Power-Efficient Asymmetric 7T SRAM Cell
    Shashidhar, Dhavala
    Sharma, Vivek
    Prashanth, G. R.
    Kumar, Nithin Y. B.
    Vasantha, M. H.
    PROCEEDINGS OF TENCON 2018 - 2018 IEEE REGION 10 CONFERENCE, 2018, : 1768 - 1773
  • [47] Analysis of Low Power 7T SRAM Cell Employing Improved SVL (ISVL) Technique
    Kumar, Hemanth C. S.
    Kariyappa, B. S.
    2017 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, COMMUNICATION, COMPUTER, AND OPTIMIZATION TECHNIQUES (ICEECCOT), 2017, : 478 - 481
  • [48] A Near-Threshold Soft Error Resilient 7T SRAM Cell with Low Read Time for 20 nm FinFET Technology
    Asli, Rahebeh Niaraki
    Taghipour, Shiva
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2017, 33 (04): : 449 - 462
  • [49] A Near-Threshold Soft Error Resilient 7T SRAM Cell with Low Read Time for 20 nm FinFET Technology
    Rahebeh Niaraki Asli
    Shiva Taghipour
    Journal of Electronic Testing, 2017, 33 : 449 - 462
  • [50] Design of 7T FinFET Based SRAM Cell Design for Nanometer Regime
    Sneha, G.
    Krishna, B. Hari
    Kumar, C. Ashok
    PROCEEDINGS OF THE 2017 INTERNATIONAL CONFERENCE ON INVENTIVE SYSTEMS AND CONTROL (ICISC 2017), 2017, : 881 - 884