Design of High Stability and Low Power 7T SRAM Cell in 32-NM CNTFET Technology

被引:10
|
作者
Elangovan, M. [1 ]
Muthukrishnan, M. [1 ]
机构
[1] Govt Coll Engn, Dept Elect & Commun Engn, Trichy, Tamil Nadu, India
关键词
SRAM; CNTFET; SNM; low power and process variation; PERFORMANCE;
D O I
10.1142/S0218126622502334
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A novel 7T carbon nanotube field effect transistor (CNTFET)-based static random-access memory (SRAM) cell is proposed in this paper. Power and noise margin performances of the proposed SRAM cell is observed for write, hold and read operations. The power consumption and noise margin of the proposed SRAM cell is compared with the conventional 6T and 8T CNTFET-based SRAM cells. From the simulation, it is noted that the proposed 7T SRAM cell consumes lesser power and offers high static noise margin (SNM) compared to that of conventional 6T and 8T SRAM cells. The introduction of diode-based transistor structure improves the power and noise performance of the proposed SRAM cell. The effect of variation of parameters such as gate oxide thickness, dielectric constant, pitch, temperature, number of carbon nanotubes (CNT) and supply voltage on power and noise performance of proposed 7T SRAM cell is studied. Simulations were carried out with HSPICE simulation tool using Stanford University 32-nm CNTFET model.
引用
收藏
页数:23
相关论文
共 50 条
  • [21] Leakage Current Reduction Techniques for 7T SRAM Cell in 45 nm Technology
    Akashe, Shyam
    Sharma, Sanjay
    WIRELESS PERSONAL COMMUNICATIONS, 2013, 71 (01) : 123 - 136
  • [22] Leakage Current Reduction Techniques for 7T SRAM Cell in 45 nm Technology
    Shyam Akashe
    Sanjay Sharma
    Wireless Personal Communications, 2013, 71 : 123 - 136
  • [23] Low Power and Suppressed Noise 6T, 7T SRAM Cell Using 18 nm FinFET
    Kumar, T. Santosh
    Tripathi, Suman Lata
    WIRELESS PERSONAL COMMUNICATIONS, 2023, 130 (01) : 103 - 112
  • [24] Low Power and Suppressed Noise 6T, 7T SRAM Cell Using 18 nm FinFET
    T. Santosh Kumar
    Suman Lata Tripathi
    Wireless Personal Communications, 2023, 130 : 103 - 112
  • [25] Single Bit-line 7T SRAM cell for Low Power and High SNM
    Madiwalar, Basavaraj
    Kariyappa, B. S.
    2013 IEEE INTERNATIONAL MULTI CONFERENCE ON AUTOMATION, COMPUTING, COMMUNICATION, CONTROL AND COMPRESSED SENSING (IMAC4S), 2013, : 223 - 228
  • [26] Low Power Consuming 1 KB (32 x 32) Memory Array Using Compact 7T SRAM Cell
    Singh, Shalini
    Akashe, Shyam
    WIRELESS PERSONAL COMMUNICATIONS, 2017, 96 (01) : 1099 - 1109
  • [27] Effect of CNTFET Parameters on Novel High Stable and Low Power: 8T CNTFET SRAM Cell
    Elangovan, M.
    Gunavathi, K.
    TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2022, 23 (03) : 272 - 287
  • [28] Analysis of Static Noise Margin for 7T SRAM Cell Using 45 nm Technology
    Akashe, Shyam
    Rastogi, Shishir
    Sharma, Sanjay
    2ND INTERNATIONAL ADVANCES IN APPLIED PHYSICS AND MATERIALS SCIENCE CONGRESS, 2012, 1476 : 42 - 46
  • [29] Effect of CNTFET Parameters on Novel High Stable and Low Power: 8T CNTFET SRAM Cell
    M. Elangovan
    K. Gunavathi
    Transactions on Electrical and Electronic Materials, 2022, 23 : 272 - 287
  • [30] New SRAM Cell Design for Low Power and High Reliability using 32nm Independent Gate FinFET Technology
    Kim, Young Bok
    Kim, Yong-Bin
    Lombardi, Fabrizio
    IEEE INTERNATIONAL WORKSHOP ON DESIGN AND TEST OF NANO DEVICES, CIRCUITS AND SYSTEMS, PROCEEDINGS, 2008, : 25 - 28