A CNTFET based stable, single-ended 7T SRAM cell with improved write operation

被引:5
|
作者
Sachdeva, Ashish [1 ]
Sharma, Kulbhushan [2 ]
Bhargava, Anuja [3 ]
Abbasian, Erfan [4 ]
机构
[1] Chitkara Univ, Inst Engn & Technol, Chandigarh, Punjab, India
[2] Chitkara Univ, Inst Engn & Technol, VLSI Ctr Excellence, Chandigarh, Punjab, India
[3] GLA Univ, Mathura, India
[4] Babol Noshirvani Univ Technol, Fac Elect & Comp Engn, Babol 4714871167, Iran
关键词
CNTFET; stability; write operation; single-ended; TRANSISTORS INCLUDING NONIDEALITIES; COMPACT SPICE MODEL; SUBTHRESHOLD SRAM; LOW-VOLTAGE; CMOS; DESIGN; FINFET;
D O I
10.1088/1402-4896/ad24a8
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
Many researchers are working to improve the write operation in SRAM bit-cell for better write stability, low power dissipation, and minimal access time during the write process. However, the read and hold operation parameters should not be compromised to achieve these improvements. This paper presents a stable single-ended seven-carbon nanotube field-effect transistor (CNTFET) driven SRAM cell with improved write operation. The one-side inverter weakening approach for write and transistor decoupling for read operation leads to reduced dynamic power, low write delay, reduced leakage power, and improved stability. The proposed design is compared with conventional 6T (Conv6T) and three recently proposed designs, i.e., feedback-cutting 8T (feed-cut 8T), Low-power 8T and low-leakage 7T cell. The write delay and write PDP of the proposed design improve by 4.05x/3.58x/1.19x/1.21xand 11.11x/24.71x/2.96x/3.32x, respectively, compared to Conv6T/feed-cut 8T/ low-power 8T/ low-leakage 7T. Also, the read delay and read PDP of the proposed design improve by 1x/1.03x/1.72x/1.56x and 1x/1.03x/1.82x/1.77x, respectively, compared to Conv6T/feed-cut 8T/ low-power 8T/ low-leakage 7T. The leakage power of the proposed design is reduced by 1.08x/1.84x/0.46x/0.72x compared to Conv6T/feed-cut 8T/ low-power 8T/ low-leakage 7T. The noise margin of the proposed cell for hold/write/read operation is improved by 1.02x/1.05x/0.99xcompared to the Conv6T design. The simulation was performed using Stanford University's 32 nm CNTFET model on the cadence virtuoso platform.
引用
收藏
页数:14
相关论文
共 50 条
  • [1] Highly Stable Subthreshold Single-Ended 7T SRAM Cell
    Anand, Nitin
    Roy, Chandaramauleshwar
    Islam, Aminul
    PROCEEDINGS ON 2014 2ND INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGY TRENDS IN ELECTRONICS, COMMUNICATION AND NETWORKING (ET2ECN), 2014,
  • [2] Write-Back Technique for Single-Ended 7T SRAM cell
    Melikyan, Vazgen
    Avetisyan, Aram
    Babayan, Davit
    Safaryan, Karo
    Hakhverdyan, Tigran
    2017 IEEE 37TH INTERNATIONAL CONFERENCE ON ELECTRONICS AND NANOTECHNOLOGY (ELNANO), 2017, : 112 - 115
  • [3] Schmitter trigger-based single-ended stable 7T SRAM cell
    Kumar, Appikatla Phani
    Lorenzo, Rohit
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2024, 118 (01) : 157 - 170
  • [4] Schmitter trigger-based single-ended stable 7T SRAM cell
    Appikatla Phani Kumar
    Rohit Lorenzo
    Analog Integrated Circuits and Signal Processing, 2024, 118 : 157 - 170
  • [5] Asymmetrical Write-Assist for Single-Ended SRAM Operation
    Lin, Jihi-Yu
    Tu, Ming-Hsien
    Tsai, Ming-Chien
    Jou, Shyh-Jye
    Chuang, Ching-Te
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 101 - 104
  • [6] Schmitt trigger-based single-ended 7T SRAM cell for Internet of Things (IoT) applications
    Sanapala, Kishore
    Sakthivel, R.
    Yeo, Sang-Soo
    JOURNAL OF SUPERCOMPUTING, 2018, 74 (09): : 4613 - 4622
  • [7] Schmitt trigger-based single-ended 7T SRAM cell for Internet of Things (IoT) applications
    Kishore Sanapala
    Sakthivel R
    Sang-Soo Yeo
    The Journal of Supercomputing, 2018, 74 : 4613 - 4622
  • [8] Power-aware sourse feedback single-ended 7T SRAM cell at nanoscale regime
    Roy, Chandaramauleshwar
    Islam, Aminul
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2019, 25 (05): : 1783 - 1791
  • [9] Single-Ended Sub-threshold FinFET 7T SRAM Cell Without Boosted Supply
    Kushwah, C. B.
    Vishvakarma, S. K.
    Dwivedi, D.
    2014 IEEE INTERNATIONAL CONFERENCE ON IC DESIGN & TECHNOLOGY (ICICDT), 2014,
  • [10] Power-aware sourse feedback single-ended 7T SRAM cell at nanoscale regime
    Chandaramauleshwar Roy
    Aminul Islam
    Microsystem Technologies, 2019, 25 : 1783 - 1791