A Hybrid Delay Design-for-Testability for Nonseparable RTL Controller-Data Path Circuits

被引:0
|
作者
Shaheen, Ateeq-Ur-Rehman [1 ]
Hussin, Fawnizu Azmadi [1 ]
Hamid, Nor Hisham [1 ]
机构
[1] Univ Teknol PETRONAS, Dept Elect & Elect Engn, Ctr Intelligent Signal & Imaging Res CISIR, Bandar Seri Iskandar 32610, Perak, Malaysia
关键词
Design-for-testability; two-pattern test; register-transfer-level; hierarchical testability; path delay faults; TRANSFER-LEVEL CIRCUITS; TEST-GENERATION; 2-PATTERN TESTABILITY;
D O I
10.1142/S0218126617500219
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Path delay testing has become crucial nowadays due to the advancement in process technology. Only enhanced scan (ES) among the scan approaches provides a solution to test the path delay fault (PDF) with large area overhead and the long test application time. This paper proposes a hybrid DFT method for nonseparable controller-data path RTL circuits. A snooping system is introduced which reduces the test application time. It performs the PDF testing between the controller and data path, and for the not-Clear control lines in the data path. The proposed method shared primary inputs and outputs to overcome the extra pin. However, the area overhead for the proposed approach is slightly large for the circuit with a small bit-width data path, which reduced drastically by the increase in the bit-width. The proposed approach supports the at-speed testing and is based on the PDF model. The experimental results showed that the proposed approach reduces the area overhead and drastically reduces the test application time in comparison with the enhanced scan (ES) and hierarchical two-pattern testability (HTPT) approach. Moreover, the technique can achieve a fault coverage identical to that achieved by the ES technique.
引用
收藏
页数:26
相关论文
共 50 条
  • [1] Delay Design-for-Testability for Functional RTL Circuits
    Shaheen, Ateeq-Ur-Rehman
    Hussin, Fawnizu Azmadi
    Hamid, Nor Hisham
    2015 7th International Conference on Information Technology and Electrical Engineering (ICITEE), 2015, : 494 - 499
  • [2] Design for two-pattern testability of controller-data path circuits
    Altaf-Ul-Amin, M
    Ohtake, S
    Fujiwara, H
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2003, E86D (06) : 1042 - 1050
  • [3] Design for two-pattern testability of controller-data path circuits
    Altaf-Ul-Amin, M
    Ohtake, S
    Fujiwara, H
    PROCEEDINGS OF THE 11TH ASIAN TEST SYMPOSIUM (ATS 02), 2002, : 73 - 79
  • [4] Controller redesign technique to enhance testability of controller-data path circuits
    NEC, Princeton, United States
    IEEE Trans Comput Aided Des Integr Circuits Syst, 2 (157-168):
  • [5] False Path Identification Algorithm Framework for Nonseparable Controller-Data Path Circuits
    Shaheen, Ateeq-Ur-Rehman
    Hussin, Fawnizu Azmadi
    Hamid, Nor Hisham
    2016 6TH INTERNATIONAL CONFERENCE ON INTELLIGENT AND ADVANCED SYSTEMS (ICIAS), 2016,
  • [6] Controller resynthesis for testability enhancement of RTL controller/data path circuits
    Princeton Univ, Princeton, United States
    J Electron Test Theory Appl JETTA, 2 (201-212):
  • [7] Controller resynthesis for testability enhancement of RTL controller/data path circuits
    Ravi, S
    Ghosh, I
    Roy, RK
    Dey, S
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1998, 13 (02): : 201 - 212
  • [8] Controller Resynthesis for Testability Enhancement of RTL Controller/Data Path Circuits
    Srivaths Ravi
    Indradeep Ghosh
    Rabindra K. Roy
    Sujit Dey
    Journal of Electronic Testing, 1998, 13 : 201 - 212
  • [9] Controller resynthesis for testability enhancement of RTL controller/data path circuits
    Ravi, S
    Ghosh, I
    Roy, RK
    Dey, S
    ELEVENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 193 - 198
  • [10] A BIST scheme for RTL controller-data paths based on symbolic testability analysis
    Ghosh, I
    Jha, NK
    Bhawmik, S
    1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 1998, : 554 - 559