A Hybrid Delay Design-for-Testability for Nonseparable RTL Controller-Data Path Circuits

被引:0
|
作者
Shaheen, Ateeq-Ur-Rehman [1 ]
Hussin, Fawnizu Azmadi [1 ]
Hamid, Nor Hisham [1 ]
机构
[1] Univ Teknol PETRONAS, Dept Elect & Elect Engn, Ctr Intelligent Signal & Imaging Res CISIR, Bandar Seri Iskandar 32610, Perak, Malaysia
关键词
Design-for-testability; two-pattern test; register-transfer-level; hierarchical testability; path delay faults; TRANSFER-LEVEL CIRCUITS; TEST-GENERATION; 2-PATTERN TESTABILITY;
D O I
10.1142/S0218126617500219
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Path delay testing has become crucial nowadays due to the advancement in process technology. Only enhanced scan (ES) among the scan approaches provides a solution to test the path delay fault (PDF) with large area overhead and the long test application time. This paper proposes a hybrid DFT method for nonseparable controller-data path RTL circuits. A snooping system is introduced which reduces the test application time. It performs the PDF testing between the controller and data path, and for the not-Clear control lines in the data path. The proposed method shared primary inputs and outputs to overcome the extra pin. However, the area overhead for the proposed approach is slightly large for the circuit with a small bit-width data path, which reduced drastically by the increase in the bit-width. The proposed approach supports the at-speed testing and is based on the PDF model. The experimental results showed that the proposed approach reduces the area overhead and drastically reduces the test application time in comparison with the enhanced scan (ES) and hierarchical two-pattern testability (HTPT) approach. Moreover, the technique can achieve a fault coverage identical to that achieved by the ES technique.
引用
收藏
页数:26
相关论文
共 50 条
  • [41] Analogue Integrated Circuits Design-for-Testability Flow Oriented onto OBIST Strategy
    Mosin, Sergey
    INFORMATION TECHNOLOGY AND CONTROL, 2018, 47 (03): : 521 - 531
  • [42] Test and Design-for-Testability Solutions for Monolithic 3D Integrated Circuits
    Koneru, Abhishek
    Chakrabarty, Krishnendu
    GLSVLSI '19 - PROCEEDINGS OF THE 2019 ON GREAT LAKES SYMPOSIUM ON VLSI, 2019, : 457 - 462
  • [43] An Approach to Design-for-Testability Automation of Analogue Integrated Circuits Using OBIST Strategy
    Mosin, Sergey
    2016 5TH MEDITERRANEAN CONFERENCE ON EMBEDDED COMPUTING (MECO), 2016, : 211 - 214
  • [44] Low overhead design-for-testability for scan-based delay fault testing
    Yang Decai
    Chen Guangiu
    Xie Yongle
    JOURNAL OF SYSTEMS ENGINEERING AND ELECTRONICS, 2007, 18 (01) : 40 - 44
  • [45] H-SCAN+: A practical low-overhead RTL design-for-testability technique for industrial designs
    Asaka, T
    Bhattacharya, S
    Dey, S
    Yoshida, M
    ITC - INTERNATIONAL TEST CONFERENCE 1997, PROCEEDINGS: INTEGRATING MILITARY AND COMMERCIAL COMMUNICATIONS FOR THE NEXT CENTURY, 1997, : 265 - 274
  • [46] Resynthesis of combinational circuits for path count reduction and for path delay fault testability
    Krstic, Angela
    Cheng, Kwang-Ting
    Journal of Electronic Testing: Theory and Applications (JETTA), 1997, 11 (01): : 43 - 54
  • [47] Resynthesis of Combinational Circuits for Path Count Reduction and for Path Delay Fault Testability
    Angela Krstić
    Kwang-Ting Cheng
    Journal of Electronic Testing, 1997, 11 : 43 - 54
  • [48] Resynthesis of combinational circuits for path count reduction and for path delay fault testability
    Krstic, A
    Cheng, KT
    EUROPEAN DESIGN & TEST CONFERENCE 1996 - ED&TC 96, PROCEEDINGS, 1996, : 486 - 490
  • [49] Resynthesis of combinational circuits for path count reduction and for path delay fault testability
    Krstic, A
    Cheng, KT
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1997, 11 (01): : 43 - 54