A Hybrid Delay Design-for-Testability for Nonseparable RTL Controller-Data Path Circuits

被引:0
|
作者
Shaheen, Ateeq-Ur-Rehman [1 ]
Hussin, Fawnizu Azmadi [1 ]
Hamid, Nor Hisham [1 ]
机构
[1] Univ Teknol PETRONAS, Dept Elect & Elect Engn, Ctr Intelligent Signal & Imaging Res CISIR, Bandar Seri Iskandar 32610, Perak, Malaysia
关键词
Design-for-testability; two-pattern test; register-transfer-level; hierarchical testability; path delay faults; TRANSFER-LEVEL CIRCUITS; TEST-GENERATION; 2-PATTERN TESTABILITY;
D O I
10.1142/S0218126617500219
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Path delay testing has become crucial nowadays due to the advancement in process technology. Only enhanced scan (ES) among the scan approaches provides a solution to test the path delay fault (PDF) with large area overhead and the long test application time. This paper proposes a hybrid DFT method for nonseparable controller-data path RTL circuits. A snooping system is introduced which reduces the test application time. It performs the PDF testing between the controller and data path, and for the not-Clear control lines in the data path. The proposed method shared primary inputs and outputs to overcome the extra pin. However, the area overhead for the proposed approach is slightly large for the circuit with a small bit-width data path, which reduced drastically by the increase in the bit-width. The proposed approach supports the at-speed testing and is based on the PDF model. The experimental results showed that the proposed approach reduces the area overhead and drastically reduces the test application time in comparison with the enhanced scan (ES) and hierarchical two-pattern testability (HTPT) approach. Moreover, the technique can achieve a fault coverage identical to that achieved by the ES technique.
引用
收藏
页数:26
相关论文
共 50 条
  • [31] Design-for-testability for synchronous sequential circuits that maintains functional switching activity
    Pomeranz, Irith
    Reddy, Sudhakar M.
    21ST INTERNATIONAL CONFERENCE ON VLSI DESIGN: HELD JOINTLY WITH THE 7TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2008, : 181 - +
  • [32] DIFFERENTIAL BICMOS LOGIC-CIRCUITS - FAULT CHARACTERIZATION AND DESIGN-FOR-TESTABILITY
    HESSABI, S
    OSMAN, MY
    ELMASRY, MI
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1995, 3 (03) : 437 - 445
  • [33] On masking of redundant faults in synchronous sequential circuits with design-for-testability logic
    Pomeranz, I
    Reddy, SM
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (02) : 288 - 294
  • [34] Testing and Design-for-Testability Techniques for 3D Integrated Circuits
    Noia, Brandon
    Chakrabarty, Krishnendu
    2011 20TH ASIAN TEST SYMPOSIUM (ATS), 2011, : 474 - 479
  • [35] Test and design-for-testability solutions for 3D integrated circuits
    Chakrabarty, Krishnendu
    Agrawal, Mukesh
    Deutsch, Sergej
    Noia, Brandon
    Wang, Ran
    Ye, Fangming
    IPSJ Transactions on System LSI Design Methodology, 2014, 7 : 56 - 73
  • [36] Methodology to Design-For-Testability Automation for Mixed-Signal Integrated Circuits
    Mosin, Sergey
    PROCEEDINGS OF IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS 2013), 2013,
  • [37] A method of distributed controller design for RTL circuits
    Papachristou, C
    Alzazeri, Y
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION 1999, PROCEEDINGS, 1999, : 774 - 775
  • [38] Differential Scan-Path: A Novel Solution for Secure Design-for-Testability
    Manich, S.
    Wamser, Markus S.
    Guillen, Oscar M.
    Sigl, G.
    2013 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2013,
  • [39] Satisfiability-based test generation for nonseparable RTL controller-datapath circuits
    Lingappan, L
    Ravi, S
    Jha, NK
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (03) : 544 - 557
  • [40] A design-for-testability technique for register-transfer level circuits using control/data flow extraction
    Ghosh, I
    Raghunathan, A
    Jha, NK
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1998, 17 (08) : 706 - 723