Symmetrical Multilayer Dielectric Model of Thermal Stress and Strain of Silicon-Core Coaxial Through-Silicon Vias in 3-D Integrated Circuit

被引:2
|
作者
Wang, Ning [1 ]
Yang, Jia [1 ]
Ding, Can [2 ]
Jia, Hong-Zhi [1 ]
Zhai, Jiang-Hui [3 ]
机构
[1] Univ Shanghai Sci & Technol, Engn Res Ctr Opt Instrument & Syst, Minist Educ, Shanghai Key Lab Modern Opt Syst, Shanghai 200093, Peoples R China
[2] Univ Technol Sydney, Global Big Data Technol Ctr, Sydney, NSW 2007, Australia
[3] Guilin Univ Elect Technol, Guangxi Key Lab Precison Nav Technol & Applicat, Guilin 541004, Peoples R China
关键词
Stress; Through-silicon vias; Strain; Silicon; Thermal stresses; Copper; Three-dimensional displays; Silicon-core coaxial through-silicon vias (S-CTSVs); strain; stress; PERFORMANCE ANALYSIS; TSV; RELIABILITY; OPTIMIZATION;
D O I
10.1109/TCPMT.2022.3186969
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In this work, an analytical model of strain and stress of symmetrical multilayer medium is proposed to solve the thermal problem that occurs in silicon-core coaxial through-silicon vias (S-CTSV). Based on the 3-D Kane-Mindlin theory, the proposed analytical model of strain considers both elastic strain and thermal strain. In addition, the stress is discussed in segments using planar stress and Hooke's law in the model of S-CTSVs to improve the accuracy. The results indicate that the average relative errors in terms of strain and stress between the results of the proposed analytical model and the finite-element method (FEM) were 4.06% and 0.17%, respectively. Compared with the back propagation (BP) neural network-based prediction algorithm, the average relative errors in strain and stress between the proposed model and the FEM were decreased by 3.97% and 3.23%, respectively. Moreover, the stress of three different CTSVs was also compared. The stress of the proposed S-CTSVs model was lower than those of the two traditional CTSVs, which ensure higher reliability. The results in this article would provide some design guides for S-CTSVs in 3-D integration.
引用
收藏
页码:1122 / 1129
页数:8
相关论文
共 50 条
  • [41] Wideband Modeling and Characterization of Coaxial-annular through-silicon via for 3-D ICs
    Mei, Zheng
    Dong, Gang
    2017 IEEE 19TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2017,
  • [42] Noise Coupling Due To Through Silicon Vias (TSVs) in 3-D Integrated Circuits
    Salman, Emre
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 1411 - 1414
  • [43] 3-D Wafer-Level Packaging Die Stacking Using Spin-on-Dielectric Polymer Liner Through-Silicon Vias
    Civale, Yann
    Tezcan, Deniz Sabuncuoglu
    Philipsen, Harold G. G.
    Duval, Fabrice F. C.
    Jaenen, Patrick
    Travaly, Youssef
    Soussan, Philippe
    Swinnen, Bart
    Beyne, Eric
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 1 (06): : 833 - 840
  • [44] Compact modeling of through silicon vias for thermal analysis in 3-D IC structures
    CHANDRASHEKHAR V PATIL
    M S SUMA
    Sādhanā, 2021, 46
  • [45] Compact modeling of through silicon vias for thermal analysis in 3-D IC structures
    Patil, Chandrashekhar V.
    Suma, M. S.
    SADHANA-ACADEMY PROCEEDINGS IN ENGINEERING SCIENCES, 2021, 46 (01):
  • [46] On Signalling Over Through-Silicon Via (TSV) Interconnects in 3-D Integrated Circuits
    Weerasekera, Roshan
    Grange, Matt
    Pamunuwa, Dinesh
    Tenhunen, Hannu
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 1325 - 1328
  • [47] A Simplified Closed-Form Model and Analysis for Coaxial-Annular Through-Silicon Via in 3-D ICs
    Mei, Zheng
    Dong, Gang
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2018, 8 (09): : 1650 - 1657
  • [48] Novel through-silicon vias for enhanced signal integrity in 3D integrated systems附视频
    方孺牛
    孙新
    缪旻
    金玉丰
    Journal of Semiconductors, 2016, (10) : 97 - 102
  • [49] Temperature properties of the parasitic resistance of through-silicon vias (TSVs) in high-frequency 3-D ICs
    Yang, Yintang
    Liu, Xiaoxian
    Zhu, Zhangming
    Ding, Ruixue
    IEICE ELECTRONICS EXPRESS, 2014, 11 (14):
  • [50] Susceptibility Evaluation of 3D Integrated Static Random Access Memory with Through-Silicon Vias (TSVs)
    Cao, Xue-Bing
    Xiao, Li-Yi
    Zhang, Rong-Sheng
    Li, Jia-Qiang
    Li, Hong-Chen
    Wang, Jin-Xiang
    17TH IEEE INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT 2019), 2019,