Symmetrical Multilayer Dielectric Model of Thermal Stress and Strain of Silicon-Core Coaxial Through-Silicon Vias in 3-D Integrated Circuit

被引:2
|
作者
Wang, Ning [1 ]
Yang, Jia [1 ]
Ding, Can [2 ]
Jia, Hong-Zhi [1 ]
Zhai, Jiang-Hui [3 ]
机构
[1] Univ Shanghai Sci & Technol, Engn Res Ctr Opt Instrument & Syst, Minist Educ, Shanghai Key Lab Modern Opt Syst, Shanghai 200093, Peoples R China
[2] Univ Technol Sydney, Global Big Data Technol Ctr, Sydney, NSW 2007, Australia
[3] Guilin Univ Elect Technol, Guangxi Key Lab Precison Nav Technol & Applicat, Guilin 541004, Peoples R China
来源
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY | 2022年 / 12卷 / 07期
关键词
Stress; Through-silicon vias; Strain; Silicon; Thermal stresses; Copper; Three-dimensional displays; Silicon-core coaxial through-silicon vias (S-CTSVs); strain; stress; PERFORMANCE ANALYSIS; TSV; RELIABILITY; OPTIMIZATION;
D O I
10.1109/TCPMT.2022.3186969
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In this work, an analytical model of strain and stress of symmetrical multilayer medium is proposed to solve the thermal problem that occurs in silicon-core coaxial through-silicon vias (S-CTSV). Based on the 3-D Kane-Mindlin theory, the proposed analytical model of strain considers both elastic strain and thermal strain. In addition, the stress is discussed in segments using planar stress and Hooke's law in the model of S-CTSVs to improve the accuracy. The results indicate that the average relative errors in terms of strain and stress between the results of the proposed analytical model and the finite-element method (FEM) were 4.06% and 0.17%, respectively. Compared with the back propagation (BP) neural network-based prediction algorithm, the average relative errors in strain and stress between the proposed model and the FEM were decreased by 3.97% and 3.23%, respectively. Moreover, the stress of three different CTSVs was also compared. The stress of the proposed S-CTSVs model was lower than those of the two traditional CTSVs, which ensure higher reliability. The results in this article would provide some design guides for S-CTSVs in 3-D integration.
引用
收藏
页码:1122 / 1129
页数:8
相关论文
共 50 条
  • [21] Effects of Copper Plasticity on the Induction of Stress in Silicon from Copper Through-Silicon Vias (TSVs) for 3D Integrated Circuits
    Backes, Benjamin
    McDonough, Colin
    Smith, Larry
    Wang, Wei
    Geer, Robert E.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2012, 28 (01): : 53 - 62
  • [22] Thermal and Power Delivery Considerations of the 65k Pixel 3-D Integrated Radiation Imaging Module with Through-Silicon Vias
    Kasinski, Krzysztof
    PROCEEDINGS OF THE 24TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS - MIXDES 2017, 2017, : 435 - 439
  • [23] Effects of Copper Plasticity on the Induction of Stress in Silicon from Copper Through-Silicon Vias (TSVs) for 3D Integrated Circuits
    Benjamin Backes
    Colin McDonough
    Larry Smith
    Wei Wang
    Robert E. Geer
    Journal of Electronic Testing, 2012, 28 : 53 - 62
  • [24] Impact of Near-Surface Thermal Stresses on Interfacial Reliability of Through-Silicon Vias for 3-D Interconnects
    Ryu, Suk-Kyu
    Lu, Kuan-Hsun
    Zhang, Xuefeng
    Im, Jang-Hi
    Ho, Paul S.
    Huang, Rui
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2011, 11 (01) : 35 - 43
  • [25] Integrated Algorithm for 3-D IC Through-Silicon Via Assignment
    Liu, Xiaodong
    Yeap, Gary
    Tao, Jun
    Zeng, Xuan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (03) : 655 - 666
  • [26] High-Frequency Electrical Model of Through-Silicon Vias for 3-D Integrated Circuits Considering Eddy Current and Proximity Effects
    Lu, Qijun
    Zhu, Zhangming
    Yang, Yintang
    Ding, Ruixue
    Li, Yuejin
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2017, 7 (12): : 2036 - 2044
  • [27] Modeling of Carbon Nanotube-Based Differential Through-Silicon Vias in 3-D ICs
    Zhao, Wen-Sheng
    Hu, Qing-Hao
    Fu, Kai
    Zhang, Yuan-Yuan
    Wang, Da-Wei
    Wang, Jing
    Hu, Yue
    Wang, Gaofeng
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2020, 19 : 492 - 499
  • [28] Novel through-silicon vias for enhanced signal integrity in 3D integrated systems
    Fang Runiu
    Sun Xin
    Miao Min
    Jin Yufeng
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (10)
  • [29] Novel through-silicon vias for enhanced signal integrity in 3D integrated systems
    方孺牛
    孙新
    缪旻
    金玉丰
    Journal of Semiconductors, 2016, 37 (10) : 97 - 102
  • [30] Clock Mesh Network Design with Through-Silicon Vias in 3D Integrated Circuits
    Cho, Kyungin
    Jang, Cheoljon
    Chong, Jong-wha
    ETRI JOURNAL, 2014, 36 (06) : 931 - 941