Symmetrical Multilayer Dielectric Model of Thermal Stress and Strain of Silicon-Core Coaxial Through-Silicon Vias in 3-D Integrated Circuit

被引:2
|
作者
Wang, Ning [1 ]
Yang, Jia [1 ]
Ding, Can [2 ]
Jia, Hong-Zhi [1 ]
Zhai, Jiang-Hui [3 ]
机构
[1] Univ Shanghai Sci & Technol, Engn Res Ctr Opt Instrument & Syst, Minist Educ, Shanghai Key Lab Modern Opt Syst, Shanghai 200093, Peoples R China
[2] Univ Technol Sydney, Global Big Data Technol Ctr, Sydney, NSW 2007, Australia
[3] Guilin Univ Elect Technol, Guangxi Key Lab Precison Nav Technol & Applicat, Guilin 541004, Peoples R China
关键词
Stress; Through-silicon vias; Strain; Silicon; Thermal stresses; Copper; Three-dimensional displays; Silicon-core coaxial through-silicon vias (S-CTSVs); strain; stress; PERFORMANCE ANALYSIS; TSV; RELIABILITY; OPTIMIZATION;
D O I
10.1109/TCPMT.2022.3186969
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In this work, an analytical model of strain and stress of symmetrical multilayer medium is proposed to solve the thermal problem that occurs in silicon-core coaxial through-silicon vias (S-CTSV). Based on the 3-D Kane-Mindlin theory, the proposed analytical model of strain considers both elastic strain and thermal strain. In addition, the stress is discussed in segments using planar stress and Hooke's law in the model of S-CTSVs to improve the accuracy. The results indicate that the average relative errors in terms of strain and stress between the results of the proposed analytical model and the finite-element method (FEM) were 4.06% and 0.17%, respectively. Compared with the back propagation (BP) neural network-based prediction algorithm, the average relative errors in strain and stress between the proposed model and the FEM were decreased by 3.97% and 3.23%, respectively. Moreover, the stress of three different CTSVs was also compared. The stress of the proposed S-CTSVs model was lower than those of the two traditional CTSVs, which ensure higher reliability. The results in this article would provide some design guides for S-CTSVs in 3-D integration.
引用
收藏
页码:1122 / 1129
页数:8
相关论文
共 50 条
  • [31] AN ANALYTICAL THERMAL MODEL FOR THE 3-D INTEGRATED CIRCUIT WITH NEW-TYPE THROUGH SILICON VIA
    Xu, Zhao-Pei
    Wang, Kang-Jia
    THERMAL SCIENCE, 2023, 27 (3B): : 2391 - 2398
  • [32] Development and Prospect of Coaxial Through-Silicon Via in 3D Integrated Circuits
    Junkai Ma
    Guangbao Shan
    Guoliang Li
    Zheng Liu
    Weihua Fan
    2023 24TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2023,
  • [33] Interface-related Reliability Challenges in 3-D Interconnect Systems with Through-Silicon Vias
    Dutta, I.
    Kumar, P.
    Bakir, M. S.
    JOM, 2011, 63 (10) : 70 - 77
  • [34] Interface-related reliability challenges in 3-D interconnect systems with through-silicon vias
    I. Dutta
    P. Kumar
    M. S. Bakir
    JOM, 2011, 63 : 70 - 77
  • [35] Measurement and Analysis of Thermal Stresses in 3-D Integrated Structures Containing Through-Silicon-Vias
    Jiang, Tengfei
    Ryu, Suk-Kyu
    Zhao, Qiu
    Im, Jay
    Son, Ho-Young
    Byun, Kwang-Yoo
    Huang, Rui
    Ho, Paul S.
    2012 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE (IITC), 2012,
  • [36] Effect of Scaling Copper Through-Silicon Vias on Stress and Reliability for 3D Interconnects
    Spinella, Laura
    Park, Miseok
    Im, Jang-Hi
    Ho, Paul
    Tamura, Nobumichi
    Jiang, Tengfei
    2016 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE / ADVANCED METALLIZATION CONFERENCE (IITC/AMC), 2016, : 80 - 82
  • [37] A micro-channel cooling model for a three-dimensional integrated circuit considering through-silicon vias
    Wang K.-J.
    Sun H.-C.
    Wang K.-Z.
    Micro and Nanosystems, 2021, 13 (01) : 49 - 54
  • [38] Thermal Stress Characteristics and Reliability Impact on 3-D ICs Containing Through-Silicon-Vias
    Jiang, Tengfei
    Ryu, Suk-Kyu
    Zhao, Qiu
    Im, Jay
    Son, Ho-Young
    Byun, Kwang-Yoo
    Huang, Rui
    Ho, Paul S.
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 244 - 246
  • [39] Partial Coaxial Through-Silicon via for Suppressing the Substrate Noise in 3-Dimensional Integrated Circuit
    Su, Jinrong
    Zhang, Wenmei
    Yao, Chunhui
    IEEE ACCESS, 2019, 7 : 98803 - 98810
  • [40] Effect of Thermal Stresses on Carrier Mobility and Keep-Out Zone Around Through-Silicon Vias for 3-D Integration
    Ryu, Suk-Kyu
    Lu, Kuan-Hsun
    Jiang, Tengfei
    Im, Jang-Hi
    Huang, Rui
    Ho, Paul S.
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2012, 12 (02) : 255 - 262