GPU-based DVB-S2 LDPC decoder with high throughput and fast error floor detection

被引:22
|
作者
Falcao, G. [1 ,2 ]
Andrade, J. [1 ,2 ]
Silva, V. [1 ,2 ]
Sousa, L. [3 ,4 ]
机构
[1] Univ Coimbra, Dept Elect & Comp Engn, P-3030290 Coimbra, Portugal
[2] Polo II Univ Coimbra, Inst Telecomunicacoes, P-3030290 Coimbra, Portugal
[3] Univ Tecn Lisboa, Dept Elect & Comp Engn, Inst Super Tecn, P-1000029 Lisbon, Portugal
[4] INESC ID, P-1000029 Lisbon, Portugal
关键词
D O I
10.1049/el.2011.0201
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new strategy is proposed for implementing computationally intensive high-throughput decoders based on the long length irregular LDPC codes adopted in the DVB-S2 standard. It is supported on manycore graphics processing unit (GPU) architectures, for performing parallel multi-threaded decoding of multiple codewords with reduced accesses to global memory. This novel approach is flexible and scalable, and achieves throughputs superior to the 90 Mbit/s required by the DVB-S2 standard, while at the same time it improves error-correcting performances such as BER and error floors regarding conventional VLSI-based decoders.
引用
收藏
页码:542 / 543
页数:2
相关论文
共 50 条
  • [21] Complexity-reduced algorithms for LDPC decoder for DVB-S2 systems
    Choi, EA
    Jung, JW
    Kim, NS
    Oh, DG
    ETRI JOURNAL, 2005, 27 (05) : 639 - 642
  • [22] Low computational complexity algorithms of LDPC decoder for DVB-S2 systems
    Choi, EA
    Chang, DI
    Oh, DG
    Jung, JW
    VTC2005-FALL: 2005 IEEE 62ND VEHICULAR TECHNOLOGY CONFERENCE, 1-4, PROCEEDINGS, 2005, : 536 - 539
  • [23] Simplified Partially Parallel DVB-S2 LDPC Decoder Architectural Design Based on FPGA
    Wang, Wenjing
    Li, Lixin
    Zhang, Huisheng
    2014 IEEE/CIC INTERNATIONAL CONFERENCE ON COMMUNICATIONS IN CHINA (ICCC), 2014, : 314 - 318
  • [24] A DVB-S2 compliant LDPC decoder integrating the horizontal shuffle scheduling.
    Segard, Arthur
    Verdier, Francois
    Declercq, David
    Urard, Pascal
    2006 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATIONS, VOLS 1 AND 2, 2006, : 870 - +
  • [25] Implementation of LDPC Decoder in DVB-S2 Using Min-Sum Algorithm
    Jeong, Haeseong
    Kim, Jong Tae
    ICHIT 2008: INTERNATIONAL CONFERENCE ON CONVERGENCE AND HYBRID INFORMATION TECHNOLOGY, PROCEEDINGS, 2008, : 359 - 362
  • [26] High Throughput Transmitter Architecture for DVB-S2
    Malka, Haim
    Hochma, Shahar
    Lifshitz, Nir
    2014 IEEE 28TH CONVENTION OF ELECTRICAL & ELECTRONICS ENGINEERS IN ISRAEL (IEEEI), 2014,
  • [27] DVB-S2中LDPC和积译码的GPU实现
    李敏
    王军
    赵明
    电视技术, 2010, 34 (12) : 25 - 27
  • [28] A Cost-Efficient LDPC Decoder for DVB-S2 with the Solution to Address Conflict Issue
    Ying, Yan
    Bao, Dan
    Yu, Zhiyi
    Zeng, Xiaoyang
    Chen, Yun
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2010, E93A (08) : 1415 - 1424
  • [29] Efficient Implementation of Enhanced Min-Sum Algorithm for DVB-S2 LDPC Decoder
    Park, Sung Ik
    Kim, Heung Mook
    Kim, Jeongchang
    2014 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2014, : 446 - 447
  • [30] Modeling BP Decoding Error Events with the LDPC Codes of the DVB-S2 Standard
    Sibel, J. -C.
    Crussiere, M.
    Helard, J. -F.
    2014 IEEE 25TH ANNUAL INTERNATIONAL SYMPOSIUM ON PERSONAL, INDOOR, AND MOBILE RADIO COMMUNICATION (PIMRC), 2014, : 902 - 907