GPU-based DVB-S2 LDPC decoder with high throughput and fast error floor detection

被引:22
|
作者
Falcao, G. [1 ,2 ]
Andrade, J. [1 ,2 ]
Silva, V. [1 ,2 ]
Sousa, L. [3 ,4 ]
机构
[1] Univ Coimbra, Dept Elect & Comp Engn, P-3030290 Coimbra, Portugal
[2] Polo II Univ Coimbra, Inst Telecomunicacoes, P-3030290 Coimbra, Portugal
[3] Univ Tecn Lisboa, Dept Elect & Comp Engn, Inst Super Tecn, P-1000029 Lisbon, Portugal
[4] INESC ID, P-1000029 Lisbon, Portugal
关键词
D O I
10.1049/el.2011.0201
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new strategy is proposed for implementing computationally intensive high-throughput decoders based on the long length irregular LDPC codes adopted in the DVB-S2 standard. It is supported on manycore graphics processing unit (GPU) architectures, for performing parallel multi-threaded decoding of multiple codewords with reduced accesses to global memory. This novel approach is flexible and scalable, and achieves throughputs superior to the 90 Mbit/s required by the DVB-S2 standard, while at the same time it improves error-correcting performances such as BER and error floors regarding conventional VLSI-based decoders.
引用
收藏
页码:542 / 543
页数:2
相关论文
共 50 条
  • [41] Frame Detection for DVB-S2 based Time Slice
    kim, Pansoo
    Oh, Deock-Gil
    18TH IEEE INTERNATIONAL SYMPOSIUM ON CONSUMER ELECTRONICS (ISCE 2014), 2014,
  • [42] FPGA design and implementation of high speed multi-rate LDPC encoder based on DVB-S2
    Fan, Guang-Rong
    Wang, Hua
    Xia, Tian-Qi
    Kuang, Jing-Ming
    Beijing Ligong Daxue Xuebao/Transaction of Beijing Institute of Technology, 2008, 28 (09): : 813 - 816
  • [43] Configurable M-factor VLSI DVB-S2 LDPC decoder architecture with optimized memory tiling design
    Falcao, Gabriel
    Gomes, Marco
    Silva, Vitor
    Sousa, Leonel
    Cacheira, Joao
    EURASIP JOURNAL ON WIRELESS COMMUNICATIONS AND NETWORKING, 2012,
  • [44] Configurable M-factor VLSI DVB-S2 LDPC decoder architecture with optimized memory tiling design
    Gabriel Falcao
    Marco Gomes
    Vitor Silva
    Leonel Sousa
    Joao Cacheira
    EURASIP Journal on Wireless Communications and Networking, 2012
  • [45] GPU-based fast error recovery for high speed data communication in media technology
    Md Shohidul Islam
    Jong-Myon Kim
    Cluster Computing, 2015, 18 : 93 - 101
  • [46] GPU-based fast error recovery for high speed data communication in media technology
    Islam, Md Shohidul
    Kim, Jong-Myon
    CLUSTER COMPUTING-THE JOURNAL OF NETWORKS SOFTWARE TOOLS AND APPLICATIONS, 2015, 18 (01): : 93 - 101
  • [47] Preliminary results of detection utilizing DVB-S2 based polarimetric passive radar
    Gronowski, Konrad
    Almodovar-Hernandez, Anabel
    Gutierrez-Serrano, Sandra
    Gomez-del-Hoyo, Pedro
    Samczynski, Piotr
    Jarabo-Amores, Maria-Pilar
    2024 INTERNATIONAL RADAR SYMPOSIUM, IRS 2024, 2024, : 414 - 419
  • [48] Design and Implementation of a Configurable Fully Compliant DVB-S2 LDPC Encoder for High Data-Rate Downlink Payload
    Nannipieri, Pietro
    Bartolacci, Giacomo
    Bertolucci, Matteo
    Fanucci, Luca
    IEEE ACCESS, 2024, 12 : 39204 - 39220
  • [49] Ground Based High Data Rate DVB-S2 Demodulator for High Data Rate AISR Transport
    Timmerman, Chayil
    Benson, Miles
    Delisle, John
    Delva, Justin
    Elliott, Robert
    Hillger, Jason
    Miller, Andrew
    Brick, Todd
    Long, Jeffrey
    Humphrey, Neal
    MILITARY COMMUNICATIONS CONFERENCE, 2010 (MILCOM 2010), 2010, : 1558 - 1563
  • [50] A 135Mbps DVB-S2 compliant codec based on 64800-bit LDPC and BCH codes (ISSCC paper 24.3)
    Urard, P
    Paumier, L
    Georgelin, P
    Yeo, E
    Gupta, B
    42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005, 2005, : 547 - 548