Improving the process-variation tolerance of digital circuits using gate sizing and statistical techniques

被引:10
|
作者
Neiroukh, O [1 ]
Song, X [1 ]
机构
[1] Intel Corp, Hillsboro, OR 97124 USA
关键词
D O I
10.1109/DATE.2005.180
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new approach for enhancing the process-variation tolerance of digital circuits is described. We extend recent advances in statistical timing analysis into an optimization framework. Our objective is to reduce the performance variance of a technology-mapped circuit where delays across elements are represented by random variables which capture the manufacturing variations. We introduce the notion of statistical critical paths, which account for both means and variances of performance variation. An optimization engine is used to size gates with a goal of reducing the timing variance along the statistical critical paths. We apply a pair of nested statistical analysis methods deploying a slower more accurate approach for tracking statistical critical paths and a fast engine for evaluation of gate size assignments. We derive a new approximation for the max operation on random variables which is deployed for the faster inner engine. Circuit optimization is carried out using a gain-based algorithm that terminates when constraints are satisfied or no further improvements can be made. We show optimization results that demonstrate an average of 72% reduction in performance variation at the expense of average 20% increase in design area.
引用
收藏
页码:294 / 299
页数:6
相关论文
共 50 条
  • [41] Process Variation-Aware Approximation for Efficient Timing Management of Digital Circuits
    Faryabi, Mohsen
    Dorosti, Hamed
    Modarressi, Mehdi
    Fakhraie, Sied Mehdi
    PROCEEDINGS OF 2015 IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS), 2015,
  • [42] Automatic Circuit Sizing Technique for the Analog Circuits with Flexible TFTs Considering Process Variation and Bending Effects
    Chen, Yen-Lung
    Wu, Wan-Rong
    Lu, Guan-Ruei
    Liu, Chien-Nan Jimmy
    DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 1458 - 1461
  • [43] IMPROVING INSTRUCTION USING STATISTICAL PROCESS-CONTROL
    HIGGINS, RC
    MESSER, GH
    ENGINEERING EDUCATION, 1990, 80 (04): : 466 - 469
  • [44] Statistical Run-Time Verification of Analog Circuits in Presence of Noise and Process Variation
    Narayanan, Rajeev
    Seghaier, Ibtissem
    Zaki, Mohamed H.
    Tahar, Sofiene
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (10) : 1811 - 1822
  • [45] Variation Tolerance in a Multichannel Carbon-Nanotube Transistor for High-Speed Digital Circuits
    Raychowdhury, Arijit
    De, Vivek K.
    Kurtin, Juanita
    Borkar, Shekhar Y.
    Roy, Kaushik
    Keshavarzi, Ali
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2009, 56 (03) : 383 - 392
  • [46] A Process-Variation Compensation Scheme to Operate CMOS Digital Logic Cells in Deep Sub-Threshold Region at 80mV
    Kappel, Robert
    Auer, Mario
    Pribyl, Wolfgang
    Hofer, Guenter
    Holweg, Gerald
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 562 - 565
  • [47] Improving the Radiation Therapy Process Using Industrial Process Development Techniques
    Pawlicki, T.
    Thomadsen, B.
    Newcomb, C.
    Mutic, S.
    MEDICAL PHYSICS, 2009, 36 (06)
  • [48] Process variation tolerant standard cell library development using reduced dimension statistical modeling and optimization techniques
    Basu, Shubhankar
    Thakore, Priyanka
    Vemuri, Ranga
    ISQED 2007: PROCEEDINGS OF THE EIGHTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2007, : 814 - +
  • [49] Logic characterization vehicle to determine process variation impact on yield and performance of digital circuits
    Hess, C
    Stine, BE
    Weiland, LH
    Sawada, K
    ICMTS 2002:PROCEEDINGS OF THE 2002 INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES, 2002, : 189 - 196
  • [50] Impact of Process Variation in Inductive Integrated Voltage Regulator on Delay and Power of Digital Circuits
    Kar, Monodeep
    Carlo, Sergio
    Krishnamurthy, Harish
    Mukhopadhyay, Saibal
    PROCEEDINGS OF THE 2014 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2014, : 227 - 232