Improving the process-variation tolerance of digital circuits using gate sizing and statistical techniques

被引:10
|
作者
Neiroukh, O [1 ]
Song, X [1 ]
机构
[1] Intel Corp, Hillsboro, OR 97124 USA
关键词
D O I
10.1109/DATE.2005.180
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new approach for enhancing the process-variation tolerance of digital circuits is described. We extend recent advances in statistical timing analysis into an optimization framework. Our objective is to reduce the performance variance of a technology-mapped circuit where delays across elements are represented by random variables which capture the manufacturing variations. We introduce the notion of statistical critical paths, which account for both means and variances of performance variation. An optimization engine is used to size gates with a goal of reducing the timing variance along the statistical critical paths. We apply a pair of nested statistical analysis methods deploying a slower more accurate approach for tracking statistical critical paths and a fast engine for evaluation of gate size assignments. We derive a new approximation for the max operation on random variables which is deployed for the faster inner engine. Circuit optimization is carried out using a gain-based algorithm that terminates when constraints are satisfied or no further improvements can be made. We show optimization results that demonstrate an average of 72% reduction in performance variation at the expense of average 20% increase in design area.
引用
收藏
页码:294 / 299
页数:6
相关论文
共 50 条
  • [21] On modeling the digital gate delay under process variation
    高名之
    叶佐昌
    王燕
    余志平
    半导体学报, 2011, (07) : 122 - 130
  • [22] On modeling the digital gate delay under process variation
    Gao Mingzhi
    Ye Zuochang
    Wang Yan
    Yu Zhiping
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (07)
  • [23] Reliable Circuit Design Using a Fast Incremental-Based Gate Sizing Under Process Variation
    Ghavami, Behnam
    Raji, Mohsen
    Ibrami, Milad
    Shannon, Lesley
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2022, 22 (03) : 371 - 380
  • [24] Statistical Analysis of Metal Gate Workfunction Variability, Process Variation, and Random Dopant Fluctuation in Nano-CMOS Circuits
    Hwang, Chih-Hong
    Li, Tien-Yeh
    Han, Ming-Hung
    Lee, Kuo-Fu
    Cheng, Hui-Wen
    Li, Yiming
    2009 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, 2009, : 99 - 102
  • [25] Evaluating and improving transient error tolerance of CMOS digital VLSI circuits
    Zhao, Chong
    Dey, Sujit
    2006 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2006, : 814 - +
  • [26] Improving fault tolerance by using reconfigurable asynchronous circuits
    Friesenbichler, Werner
    Panhofer, Thomas
    Delvai, Martin
    2008 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, PROCEEDINGS, 2008, : 267 - +
  • [27] Statistical Static Performance Analysis of Asynchronous Circuits Considering Process Variation
    Raji, Mohsen
    Ghavami, Behnam
    Pedram, Hossein
    ISQED 2009: PROCEEDINGS 10TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, VOLS 1 AND 2, 2009, : 291 - 296
  • [28] IMPROVING THE PROCESS CAPABILITY OF A TURNING OPERATION BY THE APPLICATION OF STATISTICAL TECHNIQUES
    Sagbas, Aysun
    MATERIALI IN TEHNOLOGIJE, 2009, 43 (01): : 55 - 59
  • [29] Improving the Sustainability of Circuits by Using Honey Gate in Transistors for Printing Electronics
    Kamali-Sarvestani, Reza
    2021 IEEE CONFERENCE ON TECHNOLOGIES FOR SUSTAINABILITY (SUSTECH2021), 2021,
  • [30] SIZING OF CELL-LEVEL ANALOG CIRCUITS USING CONSTRAINED OPTIMIZATION TECHNIQUES
    MAULIK, PC
    CARLEY, LR
    ALLSTOT, DJ
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (03) : 233 - 241