Bump-less interconnect for next generation system packaging

被引:30
|
作者
Suga, T [1 ]
Otsuka, K [1 ]
机构
[1] Univ Tokyo, Res Ctr Sci & Technol, Tokyo 1538904, Japan
关键词
D O I
10.1109/ECTC.2001.927933
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
A concept of bump-less interconnect for the next generation system packaging was proposed [1]. Here the bump-less interconnect is defined as an interconnect of a size below 10 mum pitch between chip and substrate, or between chip and chip. Such ultra-fine pitch interconnection will be necessary to realize high speed systems such as chip on chip or 3-D configuration for highly integrated multi-chip system in packaging. Two requirements are considered: Firstly, a transmission structure called stacked-pair line will be adopted in the bus-line in boards, and secondly, the surface activated bonding, SAB, is used to enable such ultra-high dense interconnection. A model, which is called IMSI-model 2000, is presented as an example of high speed CPU-memory.
引用
收藏
页码:1003 / 1008
页数:6
相关论文
共 50 条
  • [41] Z-axis interconnections for next generation packaging
    Das, Rabindra N.
    Egitto, Frank D.
    Lauffer, John M.
    Antesberger, Tim
    Markovich, Voya R.
    Advancing Microelectronics, 2011, 38 (06): : 12 - 19
  • [42] A Comprehensive Packaging Solution For Next Generation IC Substrates
    Kenny, Stephen
    Baron, Dave
    Roelfs, Bernd
    Bruening, Frank
    EMPC-2011: 18TH EUROPEAN MICROELECTRONICS & PACKAGING CONFERENCE, 2011,
  • [43] Advances in Packaging Crucial to Powering Next Generation Processors
    Bindra, Ashok
    IEEE POWER ELECTRONICS MAGAZINE, 2024, 11 (02):
  • [44] The Next Generation advanced MEMS& Sensor Packaging
    Wang, Lingen
    Bos, Arnold
    van Weelden, Ton
    Boschman, Frank
    2010 11TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP), 2010, : 55 - 60
  • [45] Etching of low-k interconnect materials for next generation devices
    Chevolleau, T
    Joubert, O
    Possémé, N
    Vallier, L
    Thomas-Boutherin, I
    THIN FILM MATERIALS, PROCESSES, AND RELIABILITY: PLASMA PROCESSING FOR THE 100 NM NODE AND COPPER INTERCONNECTS WITH LOW-K INTER-LEVEL DIELECTRIC FILMS, 2003, 2003 (13): : 40 - 46
  • [46] Interconnect materials for next-generation solid oxide fuel cells
    Piccardo, Paolo
    Amendola, Roberta
    Fontana, Sebastien
    Chevalier, Sebastien
    Caboches, Gilles
    Gannon, Paul
    JOURNAL OF APPLIED ELECTROCHEMISTRY, 2009, 39 (04) : 545 - 551
  • [47] Carbon Nanomaterials: The Ideal Interconnect Technology for Next-Generation ICs
    Li, Hong
    Xu, Chuan
    Banerjee, Kaustav
    IEEE DESIGN & TEST OF COMPUTERS, 2010, 27 (04): : 20 - 31
  • [48] Interconnect materials for next-generation solid oxide fuel cells
    Paolo Piccardo
    Roberta Amendola
    Sébastien Fontana
    Sébastien Chevalier
    Gilles Caboches
    Paul Gannon
    Journal of Applied Electrochemistry, 2009, 39 : 545 - 551
  • [49] Wireline and Wireless RF-Interconnect for Next Generation SoC Systems
    Tam, Sai-Wang
    Chang, M. Frank
    Kim, Jongsun
    2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
  • [50] Chip to Chip Interconnection for System in Packaging using Cu Stud Bump
    Muniandy, Kesvakumar
    Khan, Navas
    Seng, Foong Chee
    Lo, Calvin
    Rong, Lim Meng
    2015 IEEE 17TH ELECTRONICS PACKAGING AND TECHNOLOGY CONFERENCE (EPTC), 2015,