Bump-less interconnect for next generation system packaging

被引:30
|
作者
Suga, T [1 ]
Otsuka, K [1 ]
机构
[1] Univ Tokyo, Res Ctr Sci & Technol, Tokyo 1538904, Japan
关键词
D O I
10.1109/ECTC.2001.927933
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
A concept of bump-less interconnect for the next generation system packaging was proposed [1]. Here the bump-less interconnect is defined as an interconnect of a size below 10 mum pitch between chip and substrate, or between chip and chip. Such ultra-fine pitch interconnection will be necessary to realize high speed systems such as chip on chip or 3-D configuration for highly integrated multi-chip system in packaging. Two requirements are considered: Firstly, a transmission structure called stacked-pair line will be adopted in the bus-line in boards, and secondly, the surface activated bonding, SAB, is used to enable such ultra-high dense interconnection. A model, which is called IMSI-model 2000, is presented as an example of high speed CPU-memory.
引用
收藏
页码:1003 / 1008
页数:6
相关论文
共 50 条
  • [21] Optical Interconnect and Memory Technologies for Next Generation Computing
    Pleros, Nikos
    Pitris, Stelios
    Vagionas, Christos
    Maniotis, Pavlos
    Alexoudi, Theoni
    Miliou, Amalia
    Kanellos, George T.
    2016 18TH INTERNATIONAL CONFERENCE ON TRANSPARENT OPTICAL NETWORKS (ICTON), 2016,
  • [22] Signal Integrity Design of Bump-less Interconnection for High-speed Signaling in 2.5D and 3D IC
    Lee, Hyunsuk
    Kim, Heegon
    Choi, Sumin
    Kim, Dong-Hyun
    Cho, Kyungjun
    Kim, Joungho
    2015 ASIA-PACIFIC INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (APEMC), 2015, : 352 - 355
  • [23] Guided Interconnect - The Next-Generation Flex Circuits for High-Performance System Design
    Kong, Jackson
    Cheah, Bok Eng
    Yong, Khang Choong
    Hall, Stephen
    Gantner, Eric
    Sreerama, Chaitanya
    2018 IEEE 20TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2018, : 256 - 261
  • [24] Advance packaging requirements for next generation microprocessors
    Master, Raj
    IPFA 2008: PROCEEDINGS OF THE 15TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS, 2008, : 7 - 7
  • [25] Fueling the next-generation packaging revolution
    Bogatin, E.
    Electronic Packaging and Production, 2001, 41 (08):
  • [26] Low cost options for next generation packaging
    Vardaman, EJ
    PROCEEDINGS OF 3RD ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, 2000, : 457 - 459
  • [27] Analytical challenges in next generation packaging/assembly
    Dias, R
    Goyal, D
    Tandon, S
    Samuelson, G
    CHARACTERIZATION AND METROLOGY FOR ULSI TECHNOLOGY, 1998, 449 : 591 - 597
  • [28] Food packaging simulant failure mechanisms in next generation steel packaging
    Allman, Andrew
    Jewell, Eifion
    de Vooys, Arnoud
    Hayes, Rachel
    McMurray, H. Neil
    PACKAGING TECHNOLOGY AND SCIENCE, 2019, 32 (09) : 441 - 455
  • [29] Mechanical and Electrical Reliability Assessment of Bump-less Wafer-on-Wafer Integration with One-time Bottom-up TSV Filling
    Guan, Yong
    Zhu, Yunhui
    Zeng, Qinghua
    Ma, Shenglin
    Su, Fei
    Bian, Yuan
    Zhong, Xiao
    Chen, Jing
    Jin, Yufeng
    2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 816 - 821
  • [30] Low Damage Etch Approach for Next Generation Cu Interconnect
    Singh, Sunil. K.
    Lee, C. J.
    Tsai, C. H.
    Huang, T. M.
    Lu, C. W.
    Tsai, T. J.
    Chang, Y. S.
    Bao, T. I.
    Shue, S. L.
    Yu, C. H.
    2011 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE AND MATERIALS FOR ADVANCED METALLIZATION (IITC/MAM), 2011,