Bump-less interconnect for next generation system packaging

被引:30
|
作者
Suga, T [1 ]
Otsuka, K [1 ]
机构
[1] Univ Tokyo, Res Ctr Sci & Technol, Tokyo 1538904, Japan
关键词
D O I
10.1109/ECTC.2001.927933
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
A concept of bump-less interconnect for the next generation system packaging was proposed [1]. Here the bump-less interconnect is defined as an interconnect of a size below 10 mum pitch between chip and substrate, or between chip and chip. Such ultra-fine pitch interconnection will be necessary to realize high speed systems such as chip on chip or 3-D configuration for highly integrated multi-chip system in packaging. Two requirements are considered: Firstly, a transmission structure called stacked-pair line will be adopted in the bus-line in boards, and secondly, the surface activated bonding, SAB, is used to enable such ultra-high dense interconnection. A model, which is called IMSI-model 2000, is presented as an example of high speed CPU-memory.
引用
收藏
页码:1003 / 1008
页数:6
相关论文
共 50 条
  • [1] Bump-Less Interconnect with Room Temperature Pre-Bondable Adhesive and Solder for High Throughput Chip Stacking
    Okada, Wataru
    Nakamura, Yuzo
    Kayaba, Yasuhisa
    Shikama, Takuo
    Hisamune, Yutaka
    Tamura, Kahori
    Inada, Satoshi
    Furusho, Rikia
    PROCEEDINGS OF THE IEEE 74TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC 2024, 2024, : 357 - 362
  • [2] Room temperature bonding of ultra-fine pitch and low-profiled Cu electrodes for bump-less interconnect
    Shigetou, A
    Itoh, T
    Matsuo, M
    Hayasaka, N
    Okumura, K
    Suga, T
    53RD ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2003 PROCEEDINGS, 2003, : 848 - 852
  • [3] Feasibility of surface activated bonding for ultra-fine pitch interconnection - A new concept of bump-less direct bonding for system level packaging
    Suga, T
    50TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 2000 PROCEEDINGS, 2000, : 702 - 705
  • [4] A Bump-Less Multi-Level PI Controller for a Boost Converter
    Fereshtehpoor, Vahid
    Almasi, Omid Naghash
    Monfared, Mohammad
    2014 5TH POWER ELECTRONICS, DRIVE SYSTEMS AND TECHNOLOGIES CONFERENCE (PEDSTC), 2014, : 518 - 523
  • [5] Mechanical Characterization of Wafer Level Bump-less Cu-Cu Bonding
    Peng, L.
    Zhang, L.
    Li, H. Y.
    Lo, G. Q.
    Tan, C. S.
    PROCEEDINGS OF THE 2012 IEEE 14TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, 2012, : 437 - 440
  • [6] Doped Ru to enable next generation barrier-less interconnect
    Joi, A.
    Lesniewska, A.
    Dictus, D.
    Tso, K. C.
    Venkatraman, K.
    Dordi, Y.
    Croes, K.
    Tokei, Z.
    Yadav, S. K.
    Wu, P. W.
    JOURNAL OF APPLIED PHYSICS, 2022, 132 (17)
  • [7] Electrical Characterization of Bump-less High Speed Channel on Silicon, Organic and Glass Interposer
    Lee, Hyunsuk
    Kim, Heegon
    Kim, Kiyeong
    Jung, Daniel H.
    Kim, Jonghoon J.
    Choi, Sumin
    Lim, Jaemin
    Kim, Joungho
    Kim, Hyungsoo
    Park, Kunwoo
    2014 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (EMC), 2014, : 850 - 854
  • [8] Bump-less transfer algorithm between two different velocity controllers in an electric drive
    Jokinen, Markku
    Niemela, Markku
    Pyrhonen, Juha
    2006 INTERNATIONAL SYMPOSIUM ON POWER ELECTRONICS, ELECTRICAL DRIVES, AUTOMATION AND MOTION, VOLS 1-3, 2006, : 685 - +
  • [9] 3DIC integration with D2D bump-less Cu bonding
    Roshanghias, Ali
    2023 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE, 3DIC, 2023,
  • [10] A Method of Fabricating Bump-Less Interconnects Applicable to Wafer-Scale Flip-Chip Bonding
    Yamaji, Yasuhiro
    Yokoshima, Tokihiko
    Igawa, Noboru
    Kikuchi, Katsuya
    Nakagawa, Hiroshi
    Aoyagi, Masahiro
    EPTC: 2008 10TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1-3, 2008, : 657 - 662