A 10-Gb/s OEIC with Meshed Spatially-Modulated Photo Detector in 0.18-μm CMOS Technology

被引:69
|
作者
Huang, Shih-Hao [1 ]
Chen, Wei-Zen [1 ]
Chang, Yu-Wei [1 ]
Huang, Yang-Tung [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 30010, Taiwan
关键词
Optical receiver; optoelectronic integrated circuit (OEIC); spatially-modulated photo detector (SMPD); transimpedance amplifier (TIA); limiting amplifier (LA); ANALOG FRONT-END; OPTICAL RECEIVER; STANDARD CMOS; AMPLIFIER; COMMUNICATION;
D O I
10.1109/JSSC.2011.2116430
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes the design of a 10-Gb/s fully integrated CMOS optical receiver, which consists of a novel spatially-modulated photo detector (SMPD), a low-noise trans-impedance amplifier (TIA), and a post-limiting amplifier on a single chip. The bandwidth of proposed meshed SMPD can be boosted up to 6.9 GHz under a reverse-biased voltage of 14.2 V. The measured responsivity of the meshed SMPD is 29 mA/W as illuminated by 850-nm light source. To compensate the relatively low responsivity of on-chip CMOS photo detector (PD), a high-gain TIA with nested feedback and shunt peaking is proposed to achieve low-noise operation. The optical receiver is capable of delivering 25-k Omega conversion gain when driving 50-Omega output loads. For a PRBS test pattern of 2(7)-1, the 10-Gb/s optoelectronic integrated circuit (OEIC) has optical sensitivity of -6 dBm at a bit-error rate (BER) of 10(-11). Implemented in a generic 0.18-mu m CMOS technology, the chip area is 0.95 mm by 0.8 mm. The trans-impedance amplifier, post amplifier, and output buffer respectively drain 38 mW, 80 mW, and 27 mW from the 1.8-V supply.
引用
收藏
页码:1158 / 1169
页数:12
相关论文
共 50 条
  • [1] A passive filter for 10-Gb/s analog equalizer in 0.18-μm CMOS technology
    Lu, Jian-Hao
    Luo, Chi-Lun
    Liu, Shen-Iuan
    2007 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 404 - 407
  • [2] A 75-dB . Ω 10-Gb/s Transimpedance Amplifier in 0.18-μm CMOS Technology
    Jin, Jun-De
    Hsu, Shawn S. H.
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2008, 20 (21-24) : 2177 - 2179
  • [3] 10-Gb/s limiting amplifier and laser/modulator driver in 0.18-μm CMOS technology
    Galal, S
    Razavi, B
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (12) : 2138 - 2146
  • [4] A 10-Gb/s CML I/O Circuit for Backplane Interconnection in 0.18-μm CMOS Technology
    Kao, Min-Sheng
    Wu, Jen-Ming
    Lin, Chih-Hsing
    Chen, Fan-Ta
    Chiu, Ching-Te
    Hsu, Shawn S. H.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (05) : 688 - 696
  • [5] 0.18-μm CMOS 10-Gb/s current-mode serial link transmitters
    Yuan, F
    Jiang, J
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2005, E88D (08) : 1863 - 1869
  • [6] 0.18-μm CMOS equalization techniques for 10-Gb/s fiber optical communication links
    Maeng, M
    Bien, F
    Hur, Y
    Kim, H
    Chandramouli, S
    Gebara, E
    Laskar, J
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2005, 53 (11) : 3509 - 3519
  • [7] A 10-Gb/s CDR/DEMUX with LC delay line VCO in 0.18-μm CMOs
    Rogers, JE
    Long, JR
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (12) : 1781 - 1789
  • [8] 10-Gb/s High-Density Trans-Impedance Amplifier in 0.18-μm CMOS
    Wang, Xiao-Xia
    Wang, Zhi-Gong
    Liu, Ji-Shun
    Lei, Xue-Mei
    2009 INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS AND SIGNAL PROCESSING (WCSP 2009), 2009, : 1052 - +
  • [9] A 10-Gb/s Fully Balanced Differential Output Transimpedance Amplifier in 0.18-μm CMOS Technology for SDH/SONET Application
    Shammugasamy, B.
    Zulkifli, T. Z. A.
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 684 - 687
  • [10] A 90-dBΩ 10-Gb/s optical receiver analog front-end in a 0.18-μm CMOS technology
    Chen, Wei-Zen
    Lin, Da-Shin
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (03) : 358 - 365