Design of High-speed Clock Recovery Circuit for Burst-mode Applications

被引:0
|
作者
Kim, Soojin [1 ]
Cho, Kyeongsoon [1 ]
机构
[1] Hankuk Univ Foreign Studies, Dept Elect & Informat Engn, Yongin, South Korea
关键词
DIGITAL CLOCK;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes the architecture and design of high-speed clock recovery circuit for burst-mode applications. Since the proposed circuit is non-PLL-type and designed in fully digital style, it can provide faster acquisition time, better scalability and portability compared to PLL-type or analog style clock recovery circuits. The proposed circuit recovers output clock for every transition of input data and does not accumulate output jitter. It does not require any special exquisite techniques to detect the clock with appropriate phase. The phase shifts in recovered clock for input data skew are within +/- 40ps. The peak-to-peak jitter is 49ps and RMS jitter is 4.5ps. The cycle-to-cycle jitter tolerance is +/- 33.3% UI. The proposed circuit is designed using 130nm, 1.2V CMOS technology and simulated for a pseudo random bit sequence of 2(7)-1 data at 2.56Gb/s. The acquisition time for the proposed circuit is fast enough to be used in burst-mode applications such as GPON.
引用
收藏
页码:177 / 180
页数:4
相关论文
共 50 条
  • [41] Design and validation of a new high speed clock and data recovery circuit
    Ye, Guojing
    Sun, Man
    Guo, Gan
    Hong, Zhiliang
    Guti Dianzixue Yanjiu Yu Jinzhan/Research and Progress of Solid State Electronics, 2007, 27 (04): : 529 - 534
  • [42] Simultaneous high-speed planar imaging of mixture fraction and velocity using a burst-mode laser
    Miller, Joseph D.
    Michael, James B.
    Slipchenko, Mikhail N.
    Roy, Sukesh
    Meyer, Terrence R.
    Gord, James R.
    APPLIED PHYSICS B-LASERS AND OPTICS, 2013, 113 (01): : 93 - 97
  • [43] Multi-Level High Speed Burst-Mode Receivers
    Yin, Xin
    Van Kerrebrouck, J.
    Coudyzer, G.
    Bauwelinck, Johan
    2016 21ST OPTOELECTRONICS AND COMMUNICATIONS CONFERENCE (OECC) HELD JOINTLY WITH 2016 INTERNATIONAL CONFERENCE ON PHOTONICS IN SWITCHING (PS), 2016,
  • [44] Circuit allows high-speed clock multiplication
    Sliwczynski, L
    EDN, 2002, 47 (10) : 77 - 78
  • [45] A DUAL CONTINUOUS- AND BURST-MODE CLOCK RECOVERY MODULE UTILIZING FIBER DISPERSION
    Yan, Minhui
    Chen, Chih-Hung
    Xu, Qing-Yang
    Huang, Wei-Ping
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2010, 52 (08) : 1747 - 1750
  • [46] Experimental Demonstration of a Novel 5/10-Gb/s Burst-Mode Clock and Data Recovery Circuit for Gigabit PONs
    Zeng, Ming
    Shastri, Bhavin J.
    Zicha, Nicholas
    Plant, David V.
    OFC: 2009 CONFERENCE ON OPTICAL FIBER COMMUNICATION, VOLS 1-5, 2009, : 2364 - 2366
  • [47] A 1.25-Gb/s burst-mode half-rate clock and data recovery circuit using realigned oscillation
    Yang, Ching-Yuan
    Lin, Jung-Mao
    IEICE TRANSACTIONS ON ELECTRONICS, 2007, E90C (01): : 196 - 200
  • [48] A 3.125-Gb/s burst-mode clock and data recovery circuit with a data-injection oscillator using half rate clock techniques
    Wu, Kai Pong
    Yang, Ching-Yuan
    Wu, Hsin-Ming
    Lin, Jung-Mao
    TENCON 2007 - 2007 IEEE REGION 10 CONFERENCE, VOLS 1-3, 2007, : 1081 - +
  • [49] A State Recovery Design against Single-Event Transient in High-speed Phase Interpolation Clock and Data Recovery Circuit
    Tan, Jiawei
    Guo, Yang
    Chen, Jianjun
    Yuan, Hengzhou
    Chen, Xi
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 339 - 342
  • [50] Burst-mode clock and data recovery with FEC and fast phase acquisition for burst-error correction in GPONs
    Shastri, Bhavin J.
    Zeng, Julien Faucher Ming
    Plant, David V.
    2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 93 - 96