Design of High-speed Clock Recovery Circuit for Burst-mode Applications

被引:0
|
作者
Kim, Soojin [1 ]
Cho, Kyeongsoon [1 ]
机构
[1] Hankuk Univ Foreign Studies, Dept Elect & Informat Engn, Yongin, South Korea
关键词
DIGITAL CLOCK;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes the architecture and design of high-speed clock recovery circuit for burst-mode applications. Since the proposed circuit is non-PLL-type and designed in fully digital style, it can provide faster acquisition time, better scalability and portability compared to PLL-type or analog style clock recovery circuits. The proposed circuit recovers output clock for every transition of input data and does not accumulate output jitter. It does not require any special exquisite techniques to detect the clock with appropriate phase. The phase shifts in recovered clock for input data skew are within +/- 40ps. The peak-to-peak jitter is 49ps and RMS jitter is 4.5ps. The cycle-to-cycle jitter tolerance is +/- 33.3% UI. The proposed circuit is designed using 130nm, 1.2V CMOS technology and simulated for a pseudo random bit sequence of 2(7)-1 data at 2.56Gb/s. The acquisition time for the proposed circuit is fast enough to be used in burst-mode applications such as GPON.
引用
收藏
页码:177 / 180
页数:4
相关论文
共 50 条
  • [21] 155-mb/s burst-mode clock recovery circuit using the jitter reduction technique
    Hwang, JS
    Park, CS
    Park, CS
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2003, E86B (04) : 1423 - 1426
  • [22] 622-Mbit/s burst-mode clock and data recovery circuit with duty control in a jitter reduction circuit
    Park, CS
    Lee, CG
    Park, CS
    OPTICAL ENGINEERING, 2005, 44 (08)
  • [23] Quasi-continuous burst-mode laser for high-speed planar imaging
    Slipchenko, Mikhail N.
    Miller, Joseph D.
    Roy, Sukesh
    Gord, James R.
    Danczyk, Stephen A.
    Meyer, Terrence R.
    OPTICS LETTERS, 2012, 37 (08) : 1346 - 1348
  • [24] An improved digital timing recovery circuit for burst-mode communications
    Liu, Changqing
    Guo, Xingbo
    Song, Jian
    Pan, Changyong
    Yang, Zhixing
    2006 IEEE INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND MOBILE COMPUTING, VOLS 1-4, 2006, : 666 - 670
  • [25] A new burst-mode clock recovery technique for optical passive networks
    Kim, Hae Geun
    Lee, Hyuek Jae
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2010, 64 (04) : 339 - 343
  • [26] A 1.8-Gb/s burst-mode clock and data recovery circuit with a 1/4-rate clock technique
    Weng, Jun-Hong
    Tsai, Meng-Ting
    Lin, Jung-Mao
    Yang, Ching-Yuan
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3073 - +
  • [27] Design of high-speed clock and data recovery circuits
    Tan Kok-Siang
    Mohd-Shahiman Sulaiman
    Chuah Hean-Teik
    Manoj Sachdev
    Analog Integrated Circuits and Signal Processing, 2007, 52 : 15 - 23
  • [28] An implement of Clock Phase Alignment for burst-mode data recovery in GPON
    Lee, Roo-Da
    Choi, Hyun-Kyun
    Kang, Ho-Yong
    Chai, Sang-Hoon
    Lee, Man-Seop
    2007 THE JOINT INTERNATIONAL CONFERENCE ON OPTICAL INTERNET AND AUSTRALIAN CONFERENCE ON OPTICAL FIBRE TECHNOLOGY, 2007, : 22 - +
  • [29] Design of high-speed clock and data recovery circuits
    Kok-Siang, Tan
    Sulaiman, Mohd-Shahiman
    Hean-Teik, Chuah
    Sachdev, Manoj
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2007, 52 (1-2) : 15 - 23
  • [30] A CMOS data and clock recovery macrocell for burst-mode/continuous-mode transmissions
    Yamaoka, N
    Taya, T
    Yoshida, A
    Kamio, M
    Yokoyama, T
    PROCEEDINGS OF THE IEEE 1997 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1997, : 45 - 48