Evaluating On-Chip Interconnects for Low Operating Frequency Silicon Neuron Arrays

被引:0
|
作者
Cassidy, Andrew [1 ]
Murray, Thomas [1 ]
Andreou, Andreas G. [1 ]
Georgiou, Julius [2 ]
机构
[1] Johns Hopkins Univ, Dept Elect & Comp Engn, Baltimore, MD 21218 USA
[2] Univ Cyprus, Dept Elect & Comp Engn, CY-1678 Nicosia, Cyprus
关键词
DESIGN;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present a quantitative analysis of the limits of the time-multiplexed Address Event Representation (AER) bus for on-chip connectivity of silicon neuron arrays. In particular, we evaluate its potential to support high density and low power neural arrays operating in the subthreshold regime. Our analysis shows that due to low clock frequencies when operating in the subthreshold regime, the traditional single AER bus does not scale to large neural arrays. We find that a switched mesh network improves scalability, however, a crosspoint architecture overcomes the bandwidth limitations altogether. By trading off area for improved performance, it increases the number of neurons that can be supported in a single chip neural array.
引用
收藏
页码:2437 / 2440
页数:4
相关论文
共 50 条
  • [41] Effect of dummy fills on high-frequency characteristics of on-chip interconnects
    Tsuchiya, Akira
    Onodera, Hidetoshi
    10TH IEEE WORKSHOP ON SIGNAL PROPAGATION ON INTERCONNECTS, PROCEEDINGS, 2006, : 275 - +
  • [42] Integrated Low-Loss mmWave On-Chip Arrays
    Lee, Seung Yoon
    Williamson, Thomas G.
    West, David L.
    Dasari, Sree Adinarayana
    Disharoon, Walter
    Ghalichechian, Nima
    2024 18TH EUROPEAN CONFERENCE ON ANTENNAS AND PROPAGATION, EUCAP, 2024,
  • [43] On-chip optical interconnects with compact and low-loss light distribution in silicon-on-insulator rib waveguides
    Cassan, E
    Laval, S
    Lardenois, S
    Koster, A
    IEEE JOURNAL OF SELECTED TOPICS IN QUANTUM ELECTRONICS, 2003, 9 (02) : 460 - 464
  • [44] Multi-FSR On-Chip Optical Interconnects Using Silicon Nitride AWGR
    Xiao, Xian
    Zhang, Yu
    Zhang, Kaiqi
    Proietti, Roberto
    Yoo, S. J. B.
    2019 CONFERENCE ON LASERS AND ELECTRO-OPTICS (CLEO), 2019,
  • [45] Design of unidirectional emission silicon/III-V laser for on-chip interconnects
    Guo, Chucai
    Huang, Yongzhen
    Yang, Yuede
    Lv, Xiaomeng
    Yao, Qifeng
    FRONTIERS OF OPTOELECTRONICS, 2012, 5 (01) : 94 - 98
  • [46] Boundary Element Computation of Line Parameters of On-chip Interconnects on Lossy Silicon Substrate
    Li, Dongwei
    Di Rienzo, Luca
    APPLIED COMPUTATIONAL ELECTROMAGNETICS SOCIETY JOURNAL, 2011, 26 (09): : 716 - 722
  • [47] Silicon LEDs toward high frequency on-chip link
    Xu, Kaikai
    Snyman, Lukas W.
    Polleux, Jean-Luc
    Ogudo, Kingsley A.
    Viana, Carlos
    Yu, Qi
    Li, G. P.
    OPTIK, 2016, 127 (17): : 7002 - 7020
  • [48] Equivalent circuit modeling of single and coupled on-chip interconnects on lossy silicon substrate
    Oregon State Univ, Corvallis, United States
    IEEE Top Meet Ekectr Perform Electron Packag, (185-188):
  • [49] Radio Frequency On-Chip Antenna on a Silicon Photonics Platform
    Melanson, Frederick
    Chan, Sabrina
    Ghanem, Lara
    Haniak, Andrea
    Dhillon, Ajaypal Singh
    Liboiron-Ladouceur, Odile
    2022 PHOTONICS NORTH (PN), 2022,
  • [50] A low-swing differential signaling scheme for on-chip global interconnects
    Narasimhan, A
    Kasotiya, M
    Sridhar, R
    18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 634 - 639