Evaluating On-Chip Interconnects for Low Operating Frequency Silicon Neuron Arrays

被引:0
|
作者
Cassidy, Andrew [1 ]
Murray, Thomas [1 ]
Andreou, Andreas G. [1 ]
Georgiou, Julius [2 ]
机构
[1] Johns Hopkins Univ, Dept Elect & Comp Engn, Baltimore, MD 21218 USA
[2] Univ Cyprus, Dept Elect & Comp Engn, CY-1678 Nicosia, Cyprus
关键词
DESIGN;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present a quantitative analysis of the limits of the time-multiplexed Address Event Representation (AER) bus for on-chip connectivity of silicon neuron arrays. In particular, we evaluate its potential to support high density and low power neural arrays operating in the subthreshold regime. Our analysis shows that due to low clock frequencies when operating in the subthreshold regime, the traditional single AER bus does not scale to large neural arrays. We find that a switched mesh network improves scalability, however, a crosspoint architecture overcomes the bandwidth limitations altogether. By trading off area for improved performance, it increases the number of neurons that can be supported in a single chip neural array.
引用
收藏
页码:2437 / 2440
页数:4
相关论文
共 50 条
  • [31] PECVD growth of thick silicon oxynitride for on-chip optical interconnects applications
    Wong, C. K.
    Wong, H.
    Kok, C. W.
    Chan, M.
    2006 25TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, VOLS 1 AND 2, PROCEEDINGS, 2006, : 383 - +
  • [32] Wideband lumped element model for on-chip interconnects on lossy silicon substrate
    Sun, Sheng
    Kumar, Rakesh
    Rustagi, Subhash C.
    Mouthaan, Koen
    Wong, T. K. S.
    2006 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, 2006, : 478 - 481
  • [33] Silicon-based building blocks for VLSI on-chip optical interconnects
    Chen, H
    Haurylau, M
    Weiss, SM
    Ruan, J
    Zhang, J
    Ouyang, H
    Fauchet, PM
    PROCEEDINGS OF THE IEEE 2005 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2005, : 237 - 239
  • [34] A Clock Retiming Circuit for Repeaterless Low Swing On-Chip Interconnects
    Kadayinti, Naveen
    Baghini, Maryam Shojaei
    Sharma, Dinesh K.
    2017 30TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2017 16TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2017), 2017, : 15 - 20
  • [35] A Low Swing Differential Signaling Circuit for On-Chip Global Interconnects
    Liu Yong
    Cai Jue-ping
    Hao Yue
    Liu Yi
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1685 - 1688
  • [36] Customisation of on-chip network interconnects and experiments in field-programmable gate arrays
    Hur, J. Y.
    Stefanov, T.
    Wong, S.
    Goossens, K.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2012, 6 (01): : 59 - 68
  • [37] Performance Modeling and Optimization for On-Chip Interconnects in STT-MRAM Memory Arrays
    Mohseni, Javaneh
    Pan, Chenyun
    Naeemi, Azad
    2016 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE / ADVANCED METALLIZATION CONFERENCE (IITC/AMC), 2016, : 53 - 55
  • [38] Performance Modeling and Optimization for On-Chip Interconnects in 3D Memory Arrays
    Mohseni, Javaneh
    Pan, Chenyun
    Naeemi, Azad
    PROCEEDINGS OF THE SEVENTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ISQED 2016, 2016, : 252 - 257
  • [39] Four-Channel Hybrid Silicon Laser Array with low power consumption for on-chip optical interconnects
    Yu, Hong-Yan
    Li, Ya-Jie
    Ge, Chao-Yang
    Zhou, Xu-Liang
    Ran, Guang-zhao
    Pan, Jiao-Qing
    2019 CONFERENCE ON LASERS AND ELECTRO-OPTICS (CLEO), 2019,
  • [40] Accurate analytic expressions for frequency-dependent inductance and resistance of single on-chip interconnects on conductive silicon substrate
    Ymeri, H
    Nauwelaers, B
    Maex, K
    De Roest, D
    Vandenberghe, S
    PHYSICS LETTERS A, 2002, 293 (3-4) : 195 - 198