Memory-efficient architecture of 2-D lifting-based discrete wavelet transform

被引:4
|
作者
Hsia, Chih-Hsien [1 ]
Li, Wei-Ming [1 ]
Chiang, Jen-Shiun [1 ]
机构
[1] Tamkang Univ, Dept Elect Engn, Taipei 25137, Taiwan
关键词
lifting scheme; discrete wavelet transform (DWT); low internal memory; interlaced read scan architecture (IRSA); VLSI ARCHITECTURE; CONSTRUCTION; SCHEME;
D O I
10.1080/02533839.2011.577601
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This article presents new hardware architectures to address critical issues in 2-D dual-mode (supporting 5/3 lossless and 9/7 lossy coding modes) lifting-based discrete wavelet transform (LDWT) for Motion-JPEG2000. The massive requirement of transpose memory is the most critical for LDWT. The proposed architecture can support high-resolution videos and reduce the internal memory requirement significantly. In our LDWT approach, the signal flow is revised from row-wise only to mixed row- and column-wise, and a new architecture, called interlaced read scan architecture (IRSA), is used to reduce the transpose memory. By the I RSA approach, the transpose memory size is only 2N or 4N (5/3 or 9/7 mode) for an N x N DWT. Besides, the proposed 2-D LDWT operates with parallel and pipelined schemes to increase the operation speed. It can be applied to real-time visual operations such as JPEG2000 and Motion-JPEG2000.
引用
收藏
页码:629 / 643
页数:15
相关论文
共 50 条
  • [41] A VLSI architecture for lifting-based wavelet transform
    Andra, K
    Chakrabarti, C
    Acharya, T
    2000 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2000, : 70 - 79
  • [42] A Fast Parallel VLSI Architecture for Lifting Based 2-D Discrete Wavelet Transform
    Kim, Jong Woog
    Chong, Jong Wha
    IECON 2004: 30TH ANNUAL CONFERENCE OF IEEE INDUSTRIAL ELECTRONICS SOCIETY, VOL 2, 2004, : 1258 - 1262
  • [43] Energy efficient novel architectures for the lifting-based discrete wavelet transform
    Varshney, H.
    Hasan, M.
    Jain, S.
    IET IMAGE PROCESSING, 2007, 1 (03) : 305 - 310
  • [44] Efficient VLSI architectures for convolution and lifting based 2-D discrete wavelet transform
    Jung, GC
    Park, SM
    Kim, JH
    ADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, PROCEEDINGS, 2005, 3740 : 795 - 804
  • [45] An efficient architecture for the 2-D biorthogonal discrete wavelet transform
    McCanny, P
    Masud, S
    McCanny, J
    2001 INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOL III, PROCEEDINGS, 2001, : 314 - 317
  • [46] An efficient line-based architecture for 2-D discrete wavelet transform
    Gao, ZR
    Xiong, CY
    2005 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS: VOL 1: COMMUNICATION THEORY AND SYSTEMS, 2005, : 1322 - 1325
  • [47] Efficient line-based architecture for 2-D discrete wavelet transform
    Xiong, Cheng-Yi
    Tian, Jin-Wen
    Liu, Jian
    OPTICAL ENGINEERING, 2006, 45 (03)
  • [48] A parallel architecture for the 2-D discrete wavelet transform with integer lifting scheme
    Ferretti, M
    Rizzo, D
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2001, 28 (03): : 165 - 185
  • [49] A Parallel Architecture for the 2-D Discrete Wavelet Transform with Integer Lifting Scheme
    M. Ferretti
    D. Rizzo
    Journal of VLSI signal processing systems for signal, image and video technology, 2001, 28 : 165 - 185
  • [50] A rescheduling and fast pipeline VLSI architecture for lifting-based discrete wavelet transform
    Wu, BF
    Lin, CF
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II: COMMUNICATIONS-MULTIMEDIA SYSTEMS & APPLICATIONS, 2003, : 732 - 735