Memory-efficient architecture of 2-D lifting-based discrete wavelet transform

被引:4
|
作者
Hsia, Chih-Hsien [1 ]
Li, Wei-Ming [1 ]
Chiang, Jen-Shiun [1 ]
机构
[1] Tamkang Univ, Dept Elect Engn, Taipei 25137, Taiwan
关键词
lifting scheme; discrete wavelet transform (DWT); low internal memory; interlaced read scan architecture (IRSA); VLSI ARCHITECTURE; CONSTRUCTION; SCHEME;
D O I
10.1080/02533839.2011.577601
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This article presents new hardware architectures to address critical issues in 2-D dual-mode (supporting 5/3 lossless and 9/7 lossy coding modes) lifting-based discrete wavelet transform (LDWT) for Motion-JPEG2000. The massive requirement of transpose memory is the most critical for LDWT. The proposed architecture can support high-resolution videos and reduce the internal memory requirement significantly. In our LDWT approach, the signal flow is revised from row-wise only to mixed row- and column-wise, and a new architecture, called interlaced read scan architecture (IRSA), is used to reduce the transpose memory. By the I RSA approach, the transpose memory size is only 2N or 4N (5/3 or 9/7 mode) for an N x N DWT. Besides, the proposed 2-D LDWT operates with parallel and pipelined schemes to increase the operation speed. It can be applied to real-time visual operations such as JPEG2000 and Motion-JPEG2000.
引用
收藏
页码:629 / 643
页数:15
相关论文
共 50 条
  • [31] A Memory-Efficient High-Throughput Architecture for Lifting-Based Multi-Level 2-D DWT
    Hu, Yusong
    Jong, Ching Chuen
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2013, 61 (20) : 4975 - 4987
  • [32] Memory-Efficient Architecture of 2-D Dual-Mode Discrete Wavelet Transform Using Lifting Scheme for Motion-JPEG2000
    Li, Wei-Ming
    Hsia, Chih-Hsien
    Chiang, Jen-Shiun
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 750 - 753
  • [33] A note on "flipping structure: An efficient VLSI architecture for lifting-based discrete wavelet transform"
    Xiong, CY
    Tian, JW
    Liu, H
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2006, 54 (05) : 1910 - 1916
  • [34] Implementation technology of 2-D lifting-based discrete wavelet transform for space TDICCD camera
    Li, J. (lijin002004103186@163.com), 2013, Beijing University of Posts and Telecommunications (36):
  • [35] Efficient parallel architecture for lifting-based two-dimensional discrete wavelet transform
    Xiong, CY
    Tian, JW
    Liu, J
    PROCEEDINGS OF 2005 IEEE INTERNATIONAL WORKSHOP ON VLSI DESIGN AND VIDEO TECHNOLOGY, 2005, : 75 - 78
  • [36] Memory-Efficient Discrete Wavelet Transform Architecture Based on Wordlength Optimization
    Hu, Yusong
    Jong, Ching Chuen
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 1778 - 1781
  • [37] A VLSI architecture for lifting-based wavelet transform with power efficient
    Xiong, CY
    Zheng, S
    Tian, JW
    Liu, J
    THIRD INTERNATIONAL SYMPOSIUM ON MULTISPECTRAL IMAGE PROCESSING AND PATTERN RECOGNITION, PTS 1 AND 2, 2003, 5286 : 294 - 298
  • [38] Efficient Architecture for Adaptive Directional Lifting-Based Wavelet Transform
    Yin, Zan
    Zhang, Li
    Shi, Guangming
    VISUAL COMMUNICATIONS AND IMAGE PROCESSING 2010, 2010, 7744
  • [39] Forward-flipping architecture for lifting-based discrete wavelet transform
    Tian, Xin
    Ming, Delie
    Wei, Jiaolong
    Tian, Jinwen
    OPTICAL ENGINEERING, 2011, 50 (03)
  • [40] An Efficient VLSI Architecture of 1-D Dual-Mode Lifting-Based Discrete Wavelet Transform
    Hsia, Chih-Hsien
    Yang, Jia-Hao
    Chung Cheng Ling Hsueh Pao/Journal of Chung Cheng Institute of Technology, 2015, 44 (02): : 94 - 101