Memory-efficient architecture of 2-D lifting-based discrete wavelet transform

被引:4
|
作者
Hsia, Chih-Hsien [1 ]
Li, Wei-Ming [1 ]
Chiang, Jen-Shiun [1 ]
机构
[1] Tamkang Univ, Dept Elect Engn, Taipei 25137, Taiwan
关键词
lifting scheme; discrete wavelet transform (DWT); low internal memory; interlaced read scan architecture (IRSA); VLSI ARCHITECTURE; CONSTRUCTION; SCHEME;
D O I
10.1080/02533839.2011.577601
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This article presents new hardware architectures to address critical issues in 2-D dual-mode (supporting 5/3 lossless and 9/7 lossy coding modes) lifting-based discrete wavelet transform (LDWT) for Motion-JPEG2000. The massive requirement of transpose memory is the most critical for LDWT. The proposed architecture can support high-resolution videos and reduce the internal memory requirement significantly. In our LDWT approach, the signal flow is revised from row-wise only to mixed row- and column-wise, and a new architecture, called interlaced read scan architecture (IRSA), is used to reduce the transpose memory. By the I RSA approach, the transpose memory size is only 2N or 4N (5/3 or 9/7 mode) for an N x N DWT. Besides, the proposed 2-D LDWT operates with parallel and pipelined schemes to increase the operation speed. It can be applied to real-time visual operations such as JPEG2000 and Motion-JPEG2000.
引用
收藏
页码:629 / 643
页数:15
相关论文
共 50 条
  • [21] Efficient Parallel Hardware Architecture for Lifting-Based Discrete Wavelet Transform
    Hao, Yanling
    Liu, Ying
    Wang, Renlong
    2008 CHINESE CONTROL AND DECISION CONFERENCE, VOLS 1-11, 2008, : 706 - 710
  • [22] Efficient VLSI architecture for lifting-based discrete wavelet packet transform
    Wang, Chao
    Gan, Woon Seng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (05) : 422 - 426
  • [23] Dual-Scan Parallel Flipping Architecture for a Lifting-Based 2-D Discrete Wavelet Transform
    Darji, Anand
    Agrawal, Shubham
    Oza, Ankit
    Sinha, Vipul
    Verma, Aditya
    Merchant, S. N.
    Chandorkar, A. N.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (06) : 433 - 437
  • [24] Flipping structure: An efficient VLSI architecture for lifting-based discrete wavelet transform
    Huang, CT
    Tseng, PC
    Chen, LG
    APCCAS 2002: ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2002, : 383 - 388
  • [25] Efficient implementation of lifting-based discrete wavelet transform
    Liao, HY
    Mandal, MK
    Cockburn, R
    ELECTRONICS LETTERS, 2002, 38 (18) : 1010 - 1012
  • [26] Pipeline, memory-efficient and programmable architecture for 2D discrete wavelet transform using lifting scheme
    Fatemi, O
    Bolouki, S
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2005, 152 (06): : 703 - 708
  • [27] Flipping structure: An efficient VLSI architecture for lifting-based discrete wavelet transform
    Huang, CT
    Tseng, PC
    Chen, LG
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2004, 52 (04) : 1080 - 1089
  • [28] A Lifting-based 2-D Discrete Wavelet Transform Architecture for Data Compression of Bio-potential Signals
    Ren, Yi
    Han, Jun
    Yu, Zhiyi
    Xuan, Sizhong
    Zeng, Xiaoyang
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [29] VLSI architecture of low memory and high speed 2-D lifting-based discrete wavelet transform for JPEG2000 applications
    Chiang, JS
    Hsia, CH
    Chen, HJ
    Lo, TJ
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 4554 - 4557
  • [30] A pipeline, memory efficient and programmable architecture for the 2-D discrete wavelet transform using lifting scheme
    Bolouki, S
    Fatemi, O
    VISUAL COMMUNICATIONS AND IMAGE PROCESSING 2003, PTS 1-3, 2003, 5150 : 1121 - 1130