SDODEL MOSFET for performance enhancement

被引:4
|
作者
Chui, KJ [1 ]
Samudra, GS
Yeo, YC
Tee, KC
Leong, KW
Tee, KM
Benistant, F
Chan, L
机构
[1] Natl Univ Singapore, Dept Elect & Comp Engn, Silicon Nano Device Lab, S-119260 Singapore, Singapore
[2] Chartered Semicond Mfg, S-738406 Singapore, Singapore
关键词
junction capacitance; MOSFET;
D O I
10.1109/LED.2004.843215
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A high-energy, low-dose implant of the source/drain (S/D) doping type is introduced after the gate definition step to form doped regions beneath and separated from the source and drain regions to fabricate source/drain on depletion layer (SDODEL) transistors. Under zero bias, these doped regions are fully depleted and the resulting transistor structure is termed an SDODEL MOSFET. The fully depleted regions act electrically like insulators, as in the case of silicon-on-insulator (SOI), to reduce junction capacitance. SDODEL MOSFETs with 0.16-mum gate length are fabricated by a slightly modified CMOS process without any additional masking steps. Subthreshold slope. simulated threshold voltage V-t rolloff, and off-state leakage I-off are comparable with control devices. The junction capacitance in SDODEL MOSFETs is found to be reduced by more than 40% compared to conventional MOSFETs. Measurement of ring oscillator speeds demonstrates that SDODEL NIOSFETs enable a 15% reduction in gate delay t(d) for each inverter stage. SDODEL transistors provide a low-cost alternative to SOI for reduction of S/D junction capacitance.
引用
收藏
页码:205 / 207
页数:3
相关论文
共 50 条
  • [1] Performance of channel engineered SDODEL MOSFET for mixed signal applications
    Sarkar, Partha
    Mallik, A.
    Sarkar, C. K.
    Rao, V. Ramgopal
    2005 IEEE CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, PROCEEDINGS, 2005, : 687 - 690
  • [2] Performance enhancement in Asymmetric Gate Dielectric MOSFET
    Havaldar, Dnyanesh S.
    Katti, Guruprasad
    Jadeja, B. A.
    Rao, Rathnamala
    DasGupta, Nandita
    DasGupta, Arnitava
    2007 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2007, : 218 - +
  • [3] Single halo SDODEL n-MOSFET: an alternative low-cost pseudo-SOI with better analog performance
    Sarkar, Partha
    Mallik, Abhijit
    Sarkar, Chandan Kumar
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2009, 24 (03)
  • [4] Enhancement mode GaN mosfet delivers impressive performance
    Davis, Sam
    Power Electronics Technology, 2010, 36 (03): : 10 - 13
  • [5] MOSFET Performance and Scalability Enhancement by Insertion of Oxygen Layers
    Xu, N.
    Damrongplasit, N.
    Takeuchi, H.
    Stephenson, R. J.
    Cody, N. W.
    Yiptong, A.
    Huang, X.
    Hytha, M.
    Mears, R. J.
    Liu, Tsu-Jae King
    2012 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2012,
  • [6] Performance Enhancement of InGaAs MOSFET using Trench Technology
    Adhikari, Manoj Singh
    Singh, Yashvir
    2015 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION (ICSC), 2015, : 309 - 311
  • [7] Effect of proton-induced damage on the performance of enhancement mode MOSFET
    Gopal, R
    Ahmad, S
    PHYSICA STATUS SOLIDI A-APPLIED RESEARCH, 1998, 168 (01): : 129 - 141
  • [8] A COMPARISON OF SI MOSFET AND GAAS-MESFET ENHANCEMENT DEPLETION LOGIC PERFORMANCE
    TAYLOR, GW
    BAYRUNS, RJ
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1985, 32 (09) : 1633 - 1641
  • [9] Performance of MOSFET Driven via a Bootstrap Capacitor for Dynamic Load Continuity Enhancement
    Abd El-Halim, Hamdy
    Soliman, El Sayed
    Refky, Amr
    JOURNAL OF ENGINEERING, 2022, 2022
  • [10] Analysis of device scaling towards the performance enhancement of Si-MOSFET RF amplifiers
    Sen, Padmanava
    Srirattana, Nuttapong
    Raghavan, Arvind
    Laskar, Joy
    GAAS 2005: 13TH EUROPEAN GALLIUM ARSENIDE AND OTHER COMPOUND SEMICONDUCTORS APPLICATION SYMPOSIUM, CONFERENCE PROCEEDINGS, 2005, : 221 - 224