SDODEL MOSFET for performance enhancement

被引:4
|
作者
Chui, KJ [1 ]
Samudra, GS
Yeo, YC
Tee, KC
Leong, KW
Tee, KM
Benistant, F
Chan, L
机构
[1] Natl Univ Singapore, Dept Elect & Comp Engn, Silicon Nano Device Lab, S-119260 Singapore, Singapore
[2] Chartered Semicond Mfg, S-738406 Singapore, Singapore
关键词
junction capacitance; MOSFET;
D O I
10.1109/LED.2004.843215
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A high-energy, low-dose implant of the source/drain (S/D) doping type is introduced after the gate definition step to form doped regions beneath and separated from the source and drain regions to fabricate source/drain on depletion layer (SDODEL) transistors. Under zero bias, these doped regions are fully depleted and the resulting transistor structure is termed an SDODEL MOSFET. The fully depleted regions act electrically like insulators, as in the case of silicon-on-insulator (SOI), to reduce junction capacitance. SDODEL MOSFETs with 0.16-mum gate length are fabricated by a slightly modified CMOS process without any additional masking steps. Subthreshold slope. simulated threshold voltage V-t rolloff, and off-state leakage I-off are comparable with control devices. The junction capacitance in SDODEL MOSFETs is found to be reduced by more than 40% compared to conventional MOSFETs. Measurement of ring oscillator speeds demonstrates that SDODEL NIOSFETs enable a 15% reduction in gate delay t(d) for each inverter stage. SDODEL transistors provide a low-cost alternative to SOI for reduction of S/D junction capacitance.
引用
收藏
页码:205 / 207
页数:3
相关论文
共 50 条
  • [41] Impact of transport noise enhancement in scaled-down MOSFET
    Sumino, D
    Omura, Y
    SOLID-STATE ELECTRONICS, 2001, 45 (12) : 1991 - 1997
  • [42] NEW STRUCTURE OF ENHANCEMENT-MODE GAAS MICROWAVE MOSFET
    MIMURA, T
    ODANI, K
    YOKOYAMA, N
    FUKUTA, M
    ELECTRONICS LETTERS, 1978, 14 (16) : 500 - 502
  • [43] Enhancement-mode GaAs n-channel MOSFET
    Rajagopalan, Karthik
    Abrokwah, Jonathan
    Droopad, Ravi
    Passlack, Matthias
    IEEE ELECTRON DEVICE LETTERS, 2006, 27 (12) : 959 - 962
  • [44] Linearity enhancement techniques for MOSFET-only SC circuits
    Leelavattananon, K
    Toumazou, C
    Hughes, JB
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL V: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 453 - 456
  • [45] Thin body silicon-on-insulator N-MOSFET with silicon-carbon source/drain regions for performance enhancement
    Ang, KW
    Chui, KJ
    Bliznetsov, V
    Wang, YH
    Wong, LY
    Tung, CH
    Balasubramanian, N
    Li, MF
    Samudra, G
    Yeo, YC
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2005, TECHNICAL DIGEST, 2005, : 503 - 506
  • [46] Analog/RF Performance of Multichannel SOI MOSFET
    Lim, Tao Chuan
    Bernard, Emilie
    Rozeau, Olivier
    Ernst, Thomas
    Guillaumot, Bernard
    Vulliet, Nathalie
    Buj-Dufournet, Christel
    Paccaud, Michel
    Lepilliet, Sylvie
    Dambrine, Gilles
    Danneville, Francois
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2009, 56 (07) : 1473 - 1482
  • [47] High performance power MOSFET SPICE macromodel
    Maxim, A
    Andreu, D
    Boucher, J
    ISIE '97 - PROCEEDINGS OF THE IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS, VOLS 1-3, 1997, : 189 - 194
  • [48] High performance of junctionless MOSFET with asymmetric gate
    Wang, Ying
    Tang, Yan
    Sun, Ling-ling
    Cao, Fei
    SUPERLATTICES AND MICROSTRUCTURES, 2016, 97 : 8 - 14
  • [49] Performance Evaluation for DG MOSFET Output Characteristics
    Sawant, Suraj
    Raza, Md Tabish
    2017 2ND INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT), 2017, : 444 - 449
  • [50] Design and Performance Analysis of Advanced MOSFET Structures
    Aditya, Marupaka
    Rao, K. Srinivasa
    TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2022, 23 (03) : 219 - 227