SDODEL MOSFET for performance enhancement

被引:4
|
作者
Chui, KJ [1 ]
Samudra, GS
Yeo, YC
Tee, KC
Leong, KW
Tee, KM
Benistant, F
Chan, L
机构
[1] Natl Univ Singapore, Dept Elect & Comp Engn, Silicon Nano Device Lab, S-119260 Singapore, Singapore
[2] Chartered Semicond Mfg, S-738406 Singapore, Singapore
关键词
junction capacitance; MOSFET;
D O I
10.1109/LED.2004.843215
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A high-energy, low-dose implant of the source/drain (S/D) doping type is introduced after the gate definition step to form doped regions beneath and separated from the source and drain regions to fabricate source/drain on depletion layer (SDODEL) transistors. Under zero bias, these doped regions are fully depleted and the resulting transistor structure is termed an SDODEL MOSFET. The fully depleted regions act electrically like insulators, as in the case of silicon-on-insulator (SOI), to reduce junction capacitance. SDODEL MOSFETs with 0.16-mum gate length are fabricated by a slightly modified CMOS process without any additional masking steps. Subthreshold slope. simulated threshold voltage V-t rolloff, and off-state leakage I-off are comparable with control devices. The junction capacitance in SDODEL MOSFETs is found to be reduced by more than 40% compared to conventional MOSFETs. Measurement of ring oscillator speeds demonstrates that SDODEL NIOSFETs enable a 15% reduction in gate delay t(d) for each inverter stage. SDODEL transistors provide a low-cost alternative to SOI for reduction of S/D junction capacitance.
引用
收藏
页码:205 / 207
页数:3
相关论文
共 50 条
  • [21] An Enhancement mode GaN MOSFET with AlGaN/GaN Heterostructure
    Sunny, Arun
    Chauhan, Sudakar Singh
    2016 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, COMPUTING AND COMMUNICATIONS (MICROCOM), 2016,
  • [22] Performance enhancement of 4H-SiC superjunction trench MOSFET with extended high-K dielectric
    Yao, Jiafei
    Yang, Zhengfei
    Zhu, Yeqin
    Yao, Qing
    Chen, Jing
    Yang, Kemeng
    Li, Man
    Zhang, Maolin
    Zhang, Jun
    Guo, Yufeng
    MICROELECTRONICS JOURNAL, 2024, 151
  • [23] A Review On Performance Comparison Of SOI MOSFET With STS-SOI MOSFET
    Karthick, S.
    Ajayan, J.
    Vivek, K.
    Arasan, C. Kavin
    Manikandan, A.
    2015 2ND INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2015, : 1401 - 1406
  • [24] Performance enhancement of GaN SB-MOSFET on Si substrate using two-step growth method
    Kim, Dong-Seok
    Kim, Tae-Hyeon
    Won, Chul-Ho
    Kang, Hee-Sung
    Kim, Ki-Won
    Im, Ki-Sik
    Lee, Yong Soo
    Hahm, Sung-Ho
    Lee, Jung-Hee
    Lee, Jae-Hoon
    Ha, Jong-Bong
    Bae, Youngho
    Cristoloveanu, Sorin
    MICROELECTRONIC ENGINEERING, 2011, 88 (07) : 1221 - 1224
  • [25] MOSFET AVAILABILITY AND PERFORMANCE CONTINUES ON THE UPSWING
    YATES, W
    ELECTRONIC PRODUCTS MAGAZINE, 1990, 33 (06): : 67 - 69
  • [26] Performance requirements for power MOSFET models
    Budihardjo, IK
    Lauritzen, PO
    Mantooth, HA
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 1997, 12 (01) : 36 - 45
  • [27] Low power and high performance MOSFET
    Boopathy, Veera E.
    Raghul, G.
    Karthick, K.
    2015 INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURE, TECHNOLOGY AND APPLICATIONS (VLSI-SATA), 2015,
  • [28] High performance RF power MOSFET
    Pathirana, GPV
    Udrea, F
    ELECTRONICS LETTERS, 2002, 38 (21) : 1286 - 1288
  • [29] Mesh technology improves MOSFET performance
    Richardson, S
    ELECTRONIC PRODUCTS MAGAZINE, 1997, 39 (08): : 22 - 22
  • [30] Characterization of SiC MOSFET switching performance
    Zhang, Weiping
    Zhang, Liang
    Mao, Peng
    Hou, Yuehu
    2018 1ST WORKSHOP ON WIDE BANDGAP POWER DEVICES AND APPLICATIONS IN ASIA (WIPDA ASIA), 2018,