Performance of channel engineered SDODEL MOSFET for mixed signal applications

被引:0
|
作者
Sarkar, Partha [1 ]
Mallik, A. [1 ]
Sarkar, C. K. [1 ]
Rao, V. Ramgopal [1 ]
机构
[1] Univ Jadavpur, Dept Elect & Telecom Engn, Kalyani 700032, W Bengal, India
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, with the help of simulations the concepts of source/drain (S/D) impurity profile engineering are proposed for reduction of the junction capacitance (Q. It has been recently shown that it is possible to realize the benefits of PD- Sol technologies with the help of Source/Drain On Repletion Layer (SDODEL) MOSFETs, employing the bulk technologies. Here, for the first time, we investigated analog performance improvement with Single Halo SDODEL MOSFETs, as well as Double Halo SDODEL MOSFET and compared their performances with Double Halo MOSFETs (which will henceforth be referred as Control MOSFETs) with extensive process and device simulations. Our results show that, in Single Halo SDODEL MOSFET there is a significant improvement in the intrinsic device performance for analog applications (such as device gain, g(m)/I(D) etc.) for sub 100nm technologies.
引用
收藏
页码:687 / 690
页数:4
相关论文
共 50 条
  • [1] SDODEL MOSFET for performance enhancement
    Chui, KJ
    Samudra, GS
    Yeo, YC
    Tee, KC
    Leong, KW
    Tee, KM
    Benistant, F
    Chan, L
    IEEE ELECTRON DEVICE LETTERS, 2005, 26 (03) : 205 - 207
  • [2] Nanoscale channel engineered double gate MOSFET for mixed signal applications using high-k dielectric
    Nirmal, D.
    Vijayakumar, P.
    Shruti, K.
    Mohankumar, N.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2013, 41 (06) : 608 - 618
  • [3] A Novel Channel Engineered Continuous Floating Gate MOSFET for Memory Applications
    Barothiya, Neha
    Dabhi, Chetan T.
    Patil, Ganesh C.
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2019, 14 (05) : 606 - 613
  • [4] High-performance dual-channel InGaAs MOSFET for small signal RF applications
    Adhikari, M. S.
    Singh, Y.
    ELECTRONICS LETTERS, 2015, 51 (15) : 1203 - 1204
  • [5] Subthreshold analog performance of channel engineered SOICMOS devices and circuits for ultra-low power analog/mixed-signal applications
    Chakraborty, S.
    Mallik, A.
    Sarkar, C. K.
    PROCEEDINGS OF THE 2007 INTERNATIONAL WORKSHOP ON THE PHYSICS OF SEMICONDUCTOR DEVICES: IWPSD-2007, 2007, : 150 - +
  • [6] GATE MATERIAL ENGINEERED-TRAPIZOIDAL RECESSED CHANNEL MOSFET FOR HIGH-PERFORMANCE ANALOG AND RF APPLICATIONS
    Malik, Priyanka
    Kumar, Sona P.
    Chaujar, Rishu
    Gupta, Mridula
    Gupta, R. S.
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2010, 52 (03) : 694 - 698
  • [7] Study of gate dielectric permittivity variation with different equivalent oxide thickness on channel engineered deep sub-micrometer n-MOSFET device for mixed signal applications
    Srivastava, A.
    Sarkar, Partha
    Sarkar, Chandan Kumar
    MICROELECTRONICS RELIABILITY, 2009, 49 (04) : 365 - 370
  • [8] Performance and optimisation of dual material gate short channel BULK MOSFETs for analogue/mixed signal applications
    Mohankumar, N.
    Syamal, Binit
    Sarkar, C. K.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2009, 96 (06) : 603 - 611
  • [9] Thin film Single Halo (SH) SOI nMOSFETs short channel performance in mixed signal applications
    Hakim, NUD
    Rao, VR
    Vasi, J
    Proceedings of the IEEE INDICON 2004, 2004, : 525 - 529
  • [10] Analytical modelling and performance analysis of gate- and channel-engineered trapezoidal trigate MOSFET
    Tahir Shora, Aadil
    Khanday, Farooq A.
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (08) : 1107 - 1116